Methodology to Improve Yield in Analog Circuits by Using Geometric Programming

被引:0
作者
Saenz, Jorge Johanny [1 ]
Roa, Elkim
Pabon, Armando Ayala
Van Noije, Wilhelmus [1 ]
机构
[1] Univ Sao Paulo, Sch Engn, Dept Elect Syst, Sao Paulo, Brazil
来源
SBCCI 2010: 23RD SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS | 2010年
关键词
Optimization; Yield; Geometric Programming; Voltage Reference; Mismatch; MISMATCH;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A CAD methodology to design analog circuits via geometric programming (GP) involving manufacturing issues is proposed. A functional approach by sensitivity analysis from dimensional variables is used to obtain the design space. A mismatch analysis using the Pelgrom's model defines the minimum area to ensure parametric yield requirements. With the information of the design space and minimum area, performance and yield are optimized with a new strategy called best-effort. This methodology is validated through the design of a sub-threshold voltage reference [1]. In this work a 3.25ppm/degrees C temperature coefficient is obtained with a deviation nine times lower but occupying the same area than the one using the GP strategy without manufacturing issues. Further, it is shown how an appropriate sizing can improve the yield up to 24%.
引用
收藏
页码:140 / 145
页数:6
相关论文
共 50 条
[21]   Optimized Solution Of Pressure Vessel Design Using Geometric Programming [J].
Nasseri, S. H. ;
Alizadeh, Z. ;
Taleshian, F. .
JOURNAL OF MATHEMATICS AND COMPUTER SCIENCE-JMCS, 2012, 4 (03) :344-349
[22]   Optimizing reliability design for mechanical systems using geometric programming [J].
Tsai, YT ;
Teng, HY ;
Chen, YJ .
JOURNAL OF ENGINEERING DESIGN, 2006, 17 (03) :235-249
[23]   Compact Modeling of Nonlinear Analog Circuits Using System Identification via Semidefinite Programming and Incremental Stability Certification [J].
Bond, Bradley N. ;
Mahmood, Zohaib ;
Li, Yan ;
Sredojevic, Ranko ;
Megretski, Alexandre ;
Stojanovic, Vladimir ;
Avniel, Yehuda ;
Daniel, Luca .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (08) :1149-1162
[24]   OPTIMUM KINEMATICS ERROR ALLOCATION IN ROBOTIC MANIPULATORS USING GEOMETRIC PROGRAMMING [J].
Golbayani, Hami ;
Kazerounian, Kazem .
DETC 2008: 32ND ANNUAL MECHANISMS AND ROBOTICS CONFERENCE, VOL. 2, PTS A & B, 2009, :1241-1248
[25]   Yield enhancement with optimal area allocation for ratio-critical analog circuits [J].
Lin, Y ;
Chen, DG ;
Geiger, R .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (03) :534-553
[26]   FPGA Architecture Optimization Using Geometric Programming [J].
Smith, Alastair M. ;
Constantinides, George A. ;
Cheung, Peter Y. K. .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (08) :1163-1176
[27]   Fast statistical analysis of nonlinear analog circuits using model order reduction [J].
Aridhi, Henda ;
Zaki, Mohamed H. ;
Tahar, Sofiene .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 85 (03) :379-394
[28]   ISGP: Iterative sequential geometric programming for precise and robust CMOS analog circuit sizing [J].
Kundu, Sudip ;
Mandal, Pradip .
INTEGRATION-THE VLSI JOURNAL, 2014, 47 (04) :510-531
[29]   Techniques for improving the accuracy of geometric-programming based analog circuit design optimization [J].
Kim, J ;
Lee, J ;
Vandenberghe, L ;
Yang, CKK .
ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, :863-870
[30]   Analog Circuit Synthesis with Constraint Generation of Layout-Dependent Effects by Geometric Programming [J].
Zhang, Yu ;
Chen, Gong ;
Yang, Bo ;
Li, Jing ;
Dong, Qing ;
Li, Ming-Yu ;
Nakatake, Shigetoshi .
IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2013, E96A (12) :2487-2498