Methodology to Improve Yield in Analog Circuits by Using Geometric Programming

被引:0
|
作者
Saenz, Jorge Johanny [1 ]
Roa, Elkim
Pabon, Armando Ayala
Van Noije, Wilhelmus [1 ]
机构
[1] Univ Sao Paulo, Sch Engn, Dept Elect Syst, Sao Paulo, Brazil
来源
SBCCI 2010: 23RD SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS | 2010年
关键词
Optimization; Yield; Geometric Programming; Voltage Reference; Mismatch; MISMATCH;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A CAD methodology to design analog circuits via geometric programming (GP) involving manufacturing issues is proposed. A functional approach by sensitivity analysis from dimensional variables is used to obtain the design space. A mismatch analysis using the Pelgrom's model defines the minimum area to ensure parametric yield requirements. With the information of the design space and minimum area, performance and yield are optimized with a new strategy called best-effort. This methodology is validated through the design of a sub-threshold voltage reference [1]. In this work a 3.25ppm/degrees C temperature coefficient is obtained with a deviation nine times lower but occupying the same area than the one using the GP strategy without manufacturing issues. Further, it is shown how an appropriate sizing can improve the yield up to 24%.
引用
收藏
页码:140 / 145
页数:6
相关论文
共 50 条
  • [11] A CMOS Resizing Methodology for Analog Circuits
    Levi, Timothee
    Tomas, Jean
    Lewis, Noelle
    Fouillat, Pascal
    IEEE DESIGN & TEST OF COMPUTERS, 2009, 26 (01): : 78 - 86
  • [12] Analog circuit design via geometric programming
    Hershenson, MD
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2004, E87A (02): : 298 - 310
  • [13] Analog circuits placement: A constraint driven methodology
    Brandolese, C
    Pillan, M
    Salice, F
    Sciuto, D
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 635 - 638
  • [14] Routine automated synthesis of five patented analog circuits using genetic programming
    Koza J.R.
    Keane M.A.
    Streeter M.J.
    Soft Computing, 2004, 8 (5) : 318 - 324
  • [15] Routine automated synthesis of five patented analog circuits using genetic programming
    Koza, JR
    Keane, MA
    Streeter, MJ
    SOFT COMPUTING, 2004, 8 (05) : 318 - 324
  • [16] Technique of analog integrated circuits yield analysis
    Baskys, A
    Gobis, V
    IN-LINE CHARACTERIZATION, YIELD RELIABILITY, AND FAILURE ANALYSES IN MICROELECTRONIC MANUFACTURING, 1999, 3743 : 314 - 323
  • [17] Nominal-Yield-Area Tradeoff in Automatic Synthesis of Analog Circuits: A Genetic Programming Approach using Immune-Inspired Operators
    Conca, Piero
    Nicosia, Giuseppe
    Stracquadanio, Giovanni
    Timmis, Jon
    PROCEEDINGS OF THE 2009 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, 2009, : 399 - +
  • [18] Accelerated and Reliable Analog Circuits Yield Analysis Using SMT Solving Techniques
    Lahiouel, Ons
    Zaki, Mohamed H.
    Tahar, Sofiene
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (03) : 517 - 530
  • [19] A New Design Methodology to Improve the Input-referred Noise of Analog Front-end Circuits
    Tarkhan, Mahdi
    Sawan, Mohamad
    2022 20TH IEEE INTERREGIONAL NEWCAS CONFERENCE (NEWCAS), 2022, : 222 - 226
  • [20] CMOS analog circuit design via geometric programming
    Hershenson, MD
    PROCEEDINGS OF THE 2004 AMERICAN CONTROL CONFERENCE, VOLS 1-6, 2004, : 3266 - 3271