Methodology to Improve Yield in Analog Circuits by Using Geometric Programming

被引:0
作者
Saenz, Jorge Johanny [1 ]
Roa, Elkim
Pabon, Armando Ayala
Van Noije, Wilhelmus [1 ]
机构
[1] Univ Sao Paulo, Sch Engn, Dept Elect Syst, Sao Paulo, Brazil
来源
SBCCI 2010: 23RD SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS | 2010年
关键词
Optimization; Yield; Geometric Programming; Voltage Reference; Mismatch; MISMATCH;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A CAD methodology to design analog circuits via geometric programming (GP) involving manufacturing issues is proposed. A functional approach by sensitivity analysis from dimensional variables is used to obtain the design space. A mismatch analysis using the Pelgrom's model defines the minimum area to ensure parametric yield requirements. With the information of the design space and minimum area, performance and yield are optimized with a new strategy called best-effort. This methodology is validated through the design of a sub-threshold voltage reference [1]. In this work a 3.25ppm/degrees C temperature coefficient is obtained with a deviation nine times lower but occupying the same area than the one using the GP strategy without manufacturing issues. Further, it is shown how an appropriate sizing can improve the yield up to 24%.
引用
收藏
页码:140 / 145
页数:6
相关论文
共 50 条
[11]   An integrated CAD methodology for yield enhancement of VLSI CMOS circuits including statistical device variations [J].
Conti, M ;
Crippa, P ;
Orcioni, S ;
Pesare, M ;
Turchetti, C ;
Vendrame, L ;
Lucherini, S .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2003, 37 (02) :85-102
[12]   Geometric Programming: Chaperoning the Optimization of Symmetric FinFET Circuits [J].
Goswami, Magnanil .
PROCEEDINGS OF THE EIGHTH INTERNATIONAL CONFERENCE ON SOFT COMPUTING AND PATTERN RECOGNITION (SOCPAR 2016), 2018, 614 :193-202
[13]   A scalable σ-space based methodology for modeling process parameter variations in analog circuits [J].
Zhang, Hui ;
Zhao, Yang ;
Doboli, Alex .
MICROELECTRONICS JOURNAL, 2008, 39 (12) :1785-1796
[14]   Placement Optimization for Yield Improvement of Switched-Capacitor Analog Integrated Circuits [J].
Chen, Jwu-E ;
Luo, Pei-Wen ;
Wey, Chin-Long .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (02) :313-318
[15]   LOWER BOUNDS FOR POLYNOMIALS USING GEOMETRIC PROGRAMMING [J].
Ghasemi, Mehdi ;
Marshall, Murray .
SIAM JOURNAL ON OPTIMIZATION, 2012, 22 (02) :460-473
[16]   Constraint Symbolization Method for Analog Layout Retargeting with Geometric Programming [J].
WANG Shaoxi ;
FAN Xiaoya ;
ZHANG Shengbing ;
HAN Ru .
Chinese Journal of Electronics, 2014, 23 (01) :65-69
[17]   Constraint Symbolization Method for Analog Layout Retargeting with Geometric Programming [J].
Wang Shaoxi ;
Fan Xiaoya ;
Zhang Shengbing ;
Ban Ru .
CHINESE JOURNAL OF ELECTRONICS, 2014, 23 (01) :65-69
[18]   Impact of Capacitance Correlation on Yield Enhancement of Mixed-Signal/Analog Integrated Circuits [J].
Luo, Pei-Wen ;
Chen, Jwu-E ;
Wey, Chin-Long ;
Cheng, Liang-Chia ;
Chen, Ji-Jan ;
Wu, Wen-Ching .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (11) :2097-2101
[19]   Gate sizing using geometric programming [J].
Gracieli Posser ;
Guilherme Flach ;
Gustavo Wilke ;
Ricardo Reis .
Analog Integrated Circuits and Signal Processing, 2012, 73 :831-840
[20]   Automated Design And Optimization Of A CMOS OTA Using Geometric Programming [J].
Pouya, Behnam ;
Dolatshahi, Mehdi ;
Bahadorani, Niloufar .
26TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2018), 2018, :59-63