Methodology to Improve Yield in Analog Circuits by Using Geometric Programming

被引:0
|
作者
Saenz, Jorge Johanny [1 ]
Roa, Elkim
Pabon, Armando Ayala
Van Noije, Wilhelmus [1 ]
机构
[1] Univ Sao Paulo, Sch Engn, Dept Elect Syst, Sao Paulo, Brazil
来源
SBCCI 2010: 23RD SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS | 2010年
关键词
Optimization; Yield; Geometric Programming; Voltage Reference; Mismatch; MISMATCH;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A CAD methodology to design analog circuits via geometric programming (GP) involving manufacturing issues is proposed. A functional approach by sensitivity analysis from dimensional variables is used to obtain the design space. A mismatch analysis using the Pelgrom's model defines the minimum area to ensure parametric yield requirements. With the information of the design space and minimum area, performance and yield are optimized with a new strategy called best-effort. This methodology is validated through the design of a sub-threshold voltage reference [1]. In this work a 3.25ppm/degrees C temperature coefficient is obtained with a deviation nine times lower but occupying the same area than the one using the GP strategy without manufacturing issues. Further, it is shown how an appropriate sizing can improve the yield up to 24%.
引用
收藏
页码:140 / 145
页数:6
相关论文
共 50 条
  • [1] Tradeoff Design for Analog Integrated Circuits via Geometric Programming
    Li Dan
    Shu Guo-hua
    Rong Meng-tian
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 824 - 826
  • [2] A Fast and Accurate Geometric Programming Technique for Analog Circuits Sizing
    Sayed, Abdelrahman
    Mohieldin, Ahmed Nader
    Mahroos, Mohsen
    31ST INTERNATIONAL CONFERENCE ON MICROELECTRONICS (IEEE ICM 2019), 2019, : 316 - 319
  • [3] A Rare Event Based Yield Estimation Methodology for Analog Circuits
    Odabasi, Izel Cagin
    Yelten, Mustafa Berke
    Afacan, Engin
    Baskaya, Faik
    Pusane, Ali Emre
    Dundar, Gunhan
    2018 IEEE 21ST INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2018, : 33 - 38
  • [4] Analog Layout Retargeting Using Geometric Programming
    Wang, Shaoxi
    Jia, Xinzhang
    Yeh, Arthur B.
    Zhang, Lihong
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2011, 16 (04)
  • [5] Fast Evaluation of Analog Circuits Using Linear Programming
    Cashero, Zach
    Chen, Allen
    Hoppal, Ryan
    Chen, Tom
    IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 253 - 258
  • [6] A Variability-Aware Robust Design Methodology for Integrated Circuits by Geometric Programming
    Zhang, Yi
    Zhou, Junlong
    Chen, Li
    Sun, Jin
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (05)
  • [7] Design Methodology for Yield Enhancement of Switched-Capacitor Analog Integrated Circuits
    Luo, Pei-Wen
    Chen, Jwu-E
    Wey, Chin-Long
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2011, E94A (01): : 352 - 361
  • [8] Using behavioral analysis to improve student confidence with analog circuits
    Hudson, Tina A.
    Goldman, Matthew
    Sexton, Shannon M.
    IEEE TRANSACTIONS ON EDUCATION, 2008, 51 (03) : 370 - 377
  • [9] Resizing methodology for CMOS analog circuits
    Levi, Timothee
    Tomas, Jean
    Lewis, Noeelle
    Fouillat, Pascal
    VLSI CIRCUITS AND SYSTEMS III, 2007, 6590
  • [10] DESIGN METHODOLOGY FOR ANALOG MONOLITHIC CIRCUITS
    HOSTICKA, BJ
    BROCKHERDE, W
    KLINKE, R
    KOKOZINSKI, R
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 1994, 41 (05) : 387 - 394