A Design of 44.1 fJ/Conv-Step 12-Bit 80 ms/s Time Interleaved Hybrid Type SAR ADC With Redundancy Capacitor and On-Chip Time-Skew Calibration

被引:6
作者
Verma, Deeksha [1 ]
Rikan, Behnam S. [1 ]
Shehzad, Khuram [1 ]
Kim, Sung Jin [1 ]
Khan, Danial [1 ]
Kommangunta, Venkatesh [1 ]
Shah, Syed Adil Ali [1 ]
Pu, Younggun [1 ]
Yoo, Sang-Sun [1 ]
Hwang, Keum Cheol [1 ]
Yang, Youngoo [1 ]
Lee, Kang-Yoon [1 ]
机构
[1] Sungkyunkwan Univ, Dept Elect & Comp Engn, Seoul 16419, South Korea
关键词
Calibration; Clocks; IP networks; Redundancy; Voltage; Transistors; Power demand; Adaptive power control (APC); comparator offset calibration; hybrid type time interleaved SAR ADC; low power consumption; redundant capacitor; time-skew calibration; time-skew error;
D O I
10.1109/ACCESS.2021.3115601
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A 12-bit 80 MS/s hybrid type analog-to-digital converter (ADC) for high sampling speed and low power applications is presented in this paper. It has a subranging architecture with a front end of 6-bit Flash ADC with five channels of 6-bit time interleaved synchronous Successive Approximation Register (SAR) ADC. The proposed architecture with a shared 6-bit Flash ADC and time interleaved SAR ADC provides a power and area efficient high speed ADC. The proposed Time-skew calibration is implemented to minimize the discrepancy between the output of Flash ADC and SAR ADC's channels. To rectify the decision error of the Flash ADC and extract the time-skew information, 1-bit redundancy is included in the CDAC of the SAR conversion. The decision error between the Flash ADC and the SAR ADC is covered with designed redundancy and the mismatch between the ADCs is covered with the time-skew calibration. To reduce the offset mismatch between Flash and SAR ADC and within SAR ADCs, all comparators are calibrated to minimize their absolute offset by utilizing background offset calibration. The modified dynamic strong ARM comparator is used for flash ADC and dynamic latched comparator is used for SAR ADCs. For fine offset calibration and low power consumption, the comparator's offset calibration circuit is implemented. To reduce the kickback noise and enhance the overall energy efficiency for fast operation of SAR ADCs, rail-to-rail dynamic latch comparator with modified adaptive power control (APC) is implemented. The proposed ADC structure has been implemented in 130 nm CMOS process. The ADC has an effective number of bit (ENOB) of 10.97 bits while consuming 7.08 mW current consumption from the 1.2 V supply voltage.
引用
收藏
页码:133143 / 133155
页数:13
相关论文
共 27 条
[1]  
Cao Z., 2008, Solid-State Circuits Conference,ISSCC Digest of Technical Papers, P542
[2]  
Chen VHC, 2014, ISSCC DIG TECH PAP I, V57, P380, DOI 10.1109/ISSCC.2014.6757478
[3]  
Chin SM, 2010, IEEE INT SYMP CIRC S, P1575, DOI 10.1109/ISCAS.2010.5537421
[4]   A 550-μW 10-b 40-MS/s SAR ADC With Multistep Addition-Only Digital Error Correction [J].
Cho, Sang-Hyun ;
Lee, Chang-Kyo ;
Kwon, Jong-Kee ;
Ryu, Seung-Tak .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (08) :1881-1892
[5]  
Chu J, 2011, IEEE CUST INTEGR CIR
[6]   A 12-GS/s 81-mW 5-bit Time-Interleaved Flash ADC With Background Timing Skew Calibration [J].
El-Chammas, Manar ;
Murmann, Boris .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (04) :838-847
[7]  
Hesener M., 2007, SOLID STATE CIRCUITS, P248, DOI [10.1109/ISSCC.2007.373387, DOI 10.1109/ISSCC.2007.373387]
[8]   Explicit analysis of channel mismatch effects in time-interleaved ADC systems [J].
Kurosawa, N ;
Kobayashi, H ;
Maruyama, K ;
Sugawara, H ;
Kobayashi, K .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2001, 48 (03) :261-271
[9]  
Kursu O, 2014, 2014 NORCHIP
[10]  
Kuttner F., 2002, IEEE International Solid-State Circuits Conference, V1, P176, DOI DOI 10.1109/ISSCC.2002.992993.