A High Speed and Low Power Content-addressable Memory(CAM) Using Pipelined Scheme

被引:0
|
作者
Jiang, Shixiong [1 ]
Yan, Pengzhan [1 ]
Sridhar, Ramalingam [1 ]
机构
[1] Univ Buffalo, Dept Comp Sci & Engn, Buffalo, NY 14260 USA
关键词
Content-addressable memory (CAM); high speed; low power; pipeline;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel technique to design high performance Content-addressable memories(CAMs), with lower power and latency as compared to other similar structures. The first technique is to pipeline the search operation by distributing single matching operation into several segments for different search-line registers. Speed is improved significantly since four search-line registers are comparing in parallel. Meanwhile, by disabling the subsequent segments, the power consumption is also reduced. The second technique is to improve the speed further by using multi-bank search data registers structure. The experimental results show that up to 37.32% power savings can be obtained and 90.79% time can be shrieked as compared to conventional NOR-type CAM design.
引用
收藏
页码:345 / 349
页数:5
相关论文
共 50 条
  • [21] Low-power and low-voltage fully parallel content-addressable memory
    Lin, CS
    Chen, KH
    Liu, BD
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 373 - 376
  • [22] Nanoelectronic content-addressable memory
    Matos de Alencar Braga, Bianca Maria
    Guimaraes, Janaina Goncalves
    MICROELECTRONICS JOURNAL, 2014, 45 (08) : 1118 - 1124
  • [23] THE ARCHITECTURE OF RESPONSE-PIPELINED CONTENT-ADDRESSABLE MEMORIES
    GHOSE, K
    MICROPROCESSING AND MICROPROGRAMMING, 1994, 40 (06): : 387 - 410
  • [24] Content-Addressable Memory System Using a Nanoelectromechanical Memory Switch
    Kim, Hyunju
    Cho, Mannhee
    Lee, Sanghyun
    Kwon, Hyug Su
    Choi, Woo Young
    Kim, Youngmin
    ELECTRONICS, 2022, 11 (03)
  • [25] Content-addressable memory using selective-charging and adaptive-discharging scheme for low-power hardware search engine
    Hussain, Sheikh Wasmir
    Mahendra, Telajala Venkata
    Mishra, Sandeep
    Dandapat, Anup
    INTEGRATION-THE VLSI JOURNAL, 2024, 98
  • [26] Low power content addressable memory using common match line scheme for high performance processors
    Muralidharan, K.
    Maheswari, S. Uma
    Balakumaran, T.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 120 (2-3) : 183 - 194
  • [27] Low Power High Speed Ternary Content Addressable Memory Design using MOSFETs and Memristors.
    Tabassum, Shawana
    Parveen, Farhana
    Rashid, A. B. M. Harun-ur
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
  • [28] A flexible multiport content-addressable memory
    Kumaki, Takeshi
    Iwai, Keisuke
    Kurokawa, Takakazu
    Systems and Computers in Japan, 2006, 37 (11): : 57 - 67
  • [29] Flexible low-power digital signal processor based on a content-addressable memory
    1990, Publ by Elsevier Science Publishers B.V., Amsterdam, Neth
  • [30] A low-power precomputation-based fully parallel content-addressable memory
    Lin, CS
    Chang, JC
    Liu, BD
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (04) : 654 - 662