A High Speed and Low Power Content-addressable Memory(CAM) Using Pipelined Scheme

被引:0
|
作者
Jiang, Shixiong [1 ]
Yan, Pengzhan [1 ]
Sridhar, Ramalingam [1 ]
机构
[1] Univ Buffalo, Dept Comp Sci & Engn, Buffalo, NY 14260 USA
关键词
Content-addressable memory (CAM); high speed; low power; pipeline;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel technique to design high performance Content-addressable memories(CAMs), with lower power and latency as compared to other similar structures. The first technique is to pipeline the search operation by distributing single matching operation into several segments for different search-line registers. Speed is improved significantly since four search-line registers are comparing in parallel. Meanwhile, by disabling the subsequent segments, the power consumption is also reduced. The second technique is to improve the speed further by using multi-bank search data registers structure. The experimental results show that up to 37.32% power savings can be obtained and 90.79% time can be shrieked as compared to conventional NOR-type CAM design.
引用
收藏
页码:345 / 349
页数:5
相关论文
共 50 条
  • [1] A low-power content-addressable memory (CAM) using pipelined hierarchical search scheme
    Pagiamtzis, K
    Sheikholeslami, A
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (09) : 1512 - 1519
  • [2] A Low-Power Content-Addressable Memory (CAM) using Pipe lined Search Scheme
    Song, Yibo
    Yao, Zheng
    Xiong, Xingguo
    TECHNOLOGICAL DEVELOPMENTS IN NETWORKING, EDUCATION AND AUTOMATION, 2010, : 405 - 410
  • [3] Content-Addressable Memory (CAM) and its applications
    Azgomi, S
    ELECTRONIC ENGINEERING, 1999, 71 (871): : 23 - +
  • [4] A low-power adiabatic Content-Addressable Memory
    Zhang, Sheng
    Hu, Jianping
    Zhou, Dong
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 1031 - 1034
  • [5] Design of low-power Content-Addressable Memory cell
    Cheng, KH
    Wei, CH
    Chen, YW
    PROCEEDINGS OF THE 46TH IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS & SYSTEMS, VOLS 1-3, 2003, : 1447 - 1450
  • [6] A design for high-speed low-power CMOS fully parallel content-addressable memory macros
    Miyatake, H
    Tanaka, M
    Mori, Y
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (06) : 956 - 968
  • [7] HIGH-SPEED MEDIAN FILTER DESIGNS USING SHIFTABLE CONTENT-ADDRESSABLE MEMORY
    LEE, CY
    HSIEH, PW
    TSAI, JM
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1994, 4 (06) : 544 - 549
  • [8] Content-addressable memory (CAM) circuits and architectures: A tutorial and survey
    Pagiamtzis, K
    Sheikholeslami, A
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (03) : 712 - 727
  • [9] Zi-CAM: A Power and Resource Efficient Binary Content-Addressable Memory on FPGAs
    Irfan, Muhammad
    Ullah, Zahid
    Cheung, Ray C. C.
    ELECTRONICS, 2019, 8 (05):
  • [10] Precharge-Free, Low-Power Content-Addressable Memory
    Zackriya, Mohammed, V
    Kittur, Harish M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (08) : 2614 - 2621