Dual-Modulus Prescaler based on transmission gates and pseudo-PMOS logic

被引:1
|
作者
Rana, RS [1 ]
机构
[1] Inst Microelect, Integrated Circuits & Syst Lab, Singapore, Singapore
关键词
dual-modulus prescaler; CMOS; flip-flop; PLL; frequency synthesizer;
D O I
10.1007/s10470-005-6578-7
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The Dual Modulus Prescaler is a critical block in CMOS systems like high speed frequency synthesizers. The design of high divide-by-value, high speed and low power dual modulus prescaler, however, remains a design challenge. In order to face the challenge, this paper introduces an idea of using transmission gates and pseudo-PMOS logic in realization of the dual modulus prescaler. The topology of the prescaler proposed in this paper is different from the prior designs primarily in two ways: (i) it uses transmission gates in the critical path and (ii) the D-flip flops used in the synchronous counter are comprised of pseudo-PMOS invertors and ratioed latches. A design of the pseudo-PMOS logic based DFF is introduced and used in the proposed prescaler design. Based on the proposed topology, a dual-modulus divide-by-127/128 prescaler is implemented in 0.35 mu m CMOS technology. Its maximum operating frequency is observed as 2.4 GHz. It consumes 4.8 mW power from a 3 V supply. Circuit operations and measurement results are provided. The silicon estate required is only 0.06 mm(2). There is no flip flop and logic gate in the critical path. The proposed topology is suitable firstly for the high speed and high divide-by-value prescaler designs. Secondly, it reduces: (i) design complexity, (ii) power consumption and (iii) load to preceding circuit.
引用
收藏
页码:105 / 115
页数:11
相关论文
共 50 条
  • [41] 14-mW 5-GHz frequency synthesizer with CMOS logic divider and phase-switching dual-modulus prescaler
    Kim, Myeungsu
    Park, T. J.
    Kwon, Yongil
    Lim, Joonhyung
    Park, Sang-Gyu
    Kim, Sung-Han
    2006 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2006, : 499 - +
  • [42] Glitch-free single-phase D-FFs for dual-modulus prescaler
    Hsu, CL
    Lu, WH
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 711 - 714
  • [43] Comments on "New dynamic flip-flops for high-speed dual-modulus prescaler"
    Sung, KH
    Kim, LS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (06) : 919 - 920
  • [44] 30 GHz monolithic voltage-controlled oscillator with dual-modulus prescaler in SiGe bipolar technology
    Ritzberger, G
    Knapp, H
    Böck, J
    Aufinger, K
    PROCEEDINGS OF THE 2002 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 2002, : 220 - 223
  • [45] Dual-modulus 127/128 FOM enhanced prescaler design in 0.35-μm CMOS technology
    Rana, RS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (08) : 1662 - 1670
  • [46] FABRICATION, RF PERFORMANCE, AND YIELD OF A COMBINED LIMITING AMPLIFIER AND DUAL-MODULUS PRESCALER GAAS IC CHIP
    GEISSBERGER, AE
    SADLER, RA
    SINGH, HP
    LEWIS, GK
    BAHL, IJ
    BALZAN, ML
    GRIFFIN, EL
    DRINKWINE, MJ
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1988, 36 (12) : 1706 - 1713
  • [47] Low Voltage and High Speed Dual-Modulus Prescaler with E-TSPC Technology for Frequency Synthesizer
    Hongyong Xiang
    Chunhua Wang
    Xiaorong Guo
    Zanming Xia
    National Academy Science Letters, 2015, 38 : 207 - 211
  • [48] A 3-MW 1.0-GHZ SILICON-ECL DUAL-MODULUS PRESCALER IC
    MIZUNO, M
    SUZUKI, H
    OGAWA, M
    SATO, K
    ICHIKAWA, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (12) : 1794 - 1798
  • [49] A true single-phase clock dual-modulus prescaler with enhanced robustness against leakage currents
    Jia, Song
    Wang, Ziyi
    Yan, Shilin
    Wang, Yuan
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2016, 44 (10) : 1895 - 1900
  • [50] A novel CMOS power efficient and glitch free D-flip-flop for dual-modulus prescaler
    Zhang, HY
    El-Masry, EI
    Proceedings of the Third IASTED International Conference on Circuits, Signals, and Systems, 2005, : 1 - 4