Dual-Modulus Prescaler based on transmission gates and pseudo-PMOS logic

被引:1
|
作者
Rana, RS [1 ]
机构
[1] Inst Microelect, Integrated Circuits & Syst Lab, Singapore, Singapore
关键词
dual-modulus prescaler; CMOS; flip-flop; PLL; frequency synthesizer;
D O I
10.1007/s10470-005-6578-7
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The Dual Modulus Prescaler is a critical block in CMOS systems like high speed frequency synthesizers. The design of high divide-by-value, high speed and low power dual modulus prescaler, however, remains a design challenge. In order to face the challenge, this paper introduces an idea of using transmission gates and pseudo-PMOS logic in realization of the dual modulus prescaler. The topology of the prescaler proposed in this paper is different from the prior designs primarily in two ways: (i) it uses transmission gates in the critical path and (ii) the D-flip flops used in the synchronous counter are comprised of pseudo-PMOS invertors and ratioed latches. A design of the pseudo-PMOS logic based DFF is introduced and used in the proposed prescaler design. Based on the proposed topology, a dual-modulus divide-by-127/128 prescaler is implemented in 0.35 mu m CMOS technology. Its maximum operating frequency is observed as 2.4 GHz. It consumes 4.8 mW power from a 3 V supply. Circuit operations and measurement results are provided. The silicon estate required is only 0.06 mm(2). There is no flip flop and logic gate in the critical path. The proposed topology is suitable firstly for the high speed and high divide-by-value prescaler designs. Secondly, it reduces: (i) design complexity, (ii) power consumption and (iii) load to preceding circuit.
引用
收藏
页码:105 / 115
页数:11
相关论文
共 50 条
  • [21] High-speed architecture for a programmable frequency divider and a dual-modulus prescaler
    Larsson, PO
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (05) : 744 - 748
  • [22] A 117 GHz Dual-Modulus Prescaler With Inductive Peaking for a Programmable Frequency Divider
    Polzin, L.
    van Delden, M.
    Pohl, N.
    Aufinger, K.
    Musch, T.
    2020 IEEE BICMOS AND COMPOUND SEMICONDUCTOR INTEGRATED CIRCUITS AND TECHNOLOGY SYMPOSIUM (BCICTS), 2020,
  • [23] A 15 GHz 256/257 dual-modulus prescaler in 120 nm CMOS
    Wohlmuth, HD
    Kehrer, D
    ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 77 - 80
  • [24] A Novel Low-Power and High-Speed Dual-Modulus Prescaler Based on Extended True Single-Phase Clock Logic
    Jia, Song
    Wang, Ziyi
    Li, Zijin
    Wang, Yuan
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2751 - 2754
  • [25] A CMOS dual-modulus prescaler based on a new charge sharing free D-flip-flop
    Yang, SH
    Lee, CH
    Cho, KR
    14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 276 - 280
  • [26] The Effect of Supply Voltage Reduction to 5.8-GHz Differential Dual-Modulus Prescaler
    Mitsunaka, Takeshi
    Yamanoue, Masafumi
    Iizuka, Kunihiko
    Fujishima, Minoru
    2013 IEEE INTERNATIONAL MEETING FOR FUTURE OF ELECTRON DEVICES, KANSAI (IMFEDK2013), 2013,
  • [27] High-speed divide-by-4/5 counter for a dual-modulus prescaler
    Yang, CY
    Dehng, GK
    Liu, SI
    ELECTRONICS LETTERS, 1997, 33 (20) : 1691 - 1692
  • [28] CMOS high-speed dual-modulus prescaler with new flip-flop
    Zhang, Chun-Hui
    Li, Yong-Ming
    Chen, Hong-Yi
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2001, 22 (06): : 788 - 791
  • [29] A Wide-Range Dual-Modulus Prescaler Using a Novel SCL Biasing Technique
    Azcona, C.
    Calvo, B.
    Medrano, N.
    Celma, S.
    Gimeno, C.
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2225 - 2228
  • [30] A 1.5GHz, Sub-2mW CMOS dual-modulus prescaler
    Benachour, A
    Embabi, SHK
    Ali, A
    PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 613 - 616