Dual-Modulus Prescaler based on transmission gates and pseudo-PMOS logic

被引:1
|
作者
Rana, RS [1 ]
机构
[1] Inst Microelect, Integrated Circuits & Syst Lab, Singapore, Singapore
关键词
dual-modulus prescaler; CMOS; flip-flop; PLL; frequency synthesizer;
D O I
10.1007/s10470-005-6578-7
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The Dual Modulus Prescaler is a critical block in CMOS systems like high speed frequency synthesizers. The design of high divide-by-value, high speed and low power dual modulus prescaler, however, remains a design challenge. In order to face the challenge, this paper introduces an idea of using transmission gates and pseudo-PMOS logic in realization of the dual modulus prescaler. The topology of the prescaler proposed in this paper is different from the prior designs primarily in two ways: (i) it uses transmission gates in the critical path and (ii) the D-flip flops used in the synchronous counter are comprised of pseudo-PMOS invertors and ratioed latches. A design of the pseudo-PMOS logic based DFF is introduced and used in the proposed prescaler design. Based on the proposed topology, a dual-modulus divide-by-127/128 prescaler is implemented in 0.35 mu m CMOS technology. Its maximum operating frequency is observed as 2.4 GHz. It consumes 4.8 mW power from a 3 V supply. Circuit operations and measurement results are provided. The silicon estate required is only 0.06 mm(2). There is no flip flop and logic gate in the critical path. The proposed topology is suitable firstly for the high speed and high divide-by-value prescaler designs. Secondly, it reduces: (i) design complexity, (ii) power consumption and (iii) load to preceding circuit.
引用
收藏
页码:105 / 115
页数:11
相关论文
共 50 条
  • [1] Dual-Modulus Prescaler Based on Transmission Gates and Pseudo-PMOS Logic
    Ram Singh Rana
    Analog Integrated Circuits and Signal Processing, 2005, 43 : 105 - 115
  • [2] Design considerations in a BiCMOS dual-modulus prescaler
    Dülger, F
    Sánchez-Sinencio, E
    Bellaouar, A
    2002 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2002, : 177 - 180
  • [3] Fractional Dual-Modulus Prescaler with Regenerative Divider
    Kuo, Yue-Fang
    Weng, Ro-Min
    ISCE: 2009 IEEE 13TH INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS, VOLS 1 AND 2, 2009, : 92 - 94
  • [4] A low-power GaAs MESFET dual-modulus prescaler
    Kanan, R
    Hochet, B
    Kaess, F
    Declercq, M
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A193 - A196
  • [5] A 17 GHz dual-modulus prescaler in 120 nm CMOS
    Wohlmuth, HD
    Kehrer, D
    Thüringer, R
    Simbürger, W
    2003 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2003, : 479 - 482
  • [6] SiGe bipolar 5.5GHz dual-modulus prescaler
    Klepser, BU
    ELECTRONICS LETTERS, 1999, 35 (20) : 1728 - 1730
  • [7] A new 5GHz CMOS dual-modulus prescaler
    Yu, XP
    Do, MA
    Ma, JG
    Yeo, KS
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5027 - 5030
  • [8] A 4.5-GHZ GAAS DUAL-MODULUS PRESCALER IC
    OHHATA, M
    TAKADA, T
    INO, M
    KATO, N
    IDA, M
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1988, 36 (01) : 158 - 160
  • [9] A 24 GHz dual-modulus prescaler in 90 nm CMOS
    Wohlmuth, HD
    Kehrer, D
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 3227 - 3230
  • [10] A low power 20 GHz SiGe dual-modulus prescaler
    Knapp, H
    Meister, TF
    Wurzer, M
    Aufinger, K
    Boguth, S
    Treitinger, L
    2000 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 2000, : 731 - 734