A parallel hardware hypervisor for hardware-accelerated cloud computing

被引:0
|
作者
Dogan, Atakan [1 ]
Ebcioglu, Kemal [2 ]
机构
[1] Eskisehir Tech Univ, Dept Elect & Elect Engn, TR-26555 Eskisehir, Turkey
[2] Global Supercomp Corp, Yorktown Hts, NY USA
来源
CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE | 2022年 / 34卷 / 09期
关键词
application-specific multi-chip supercomputers; ASIC clouds; FPGA clouds; parallel preemptive scheduling; virtual supercomputers;
D O I
10.1002/cpe.6554
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Hardware-accelerated cloud computing systems based on FPGA or ASIC chips have proved useful in providing power-efficient acceleration for a variety of software applications. However, these computing systems rely on operating systems and hypervisors, which not only are implemented with inefficient software, but which also are incapable of handling massively parallel systems, due to the lack of parallelism and scalability in their algorithmic designs. As a result, power, performance, and scalability problems will emerge in an exascale cloud computing environment. As a solution to these problems, the present study proposes a parallel hardware hypervisor system implemented entirely in special-purpose hardware without resorting to energy-inefficient general-purpose processors. Furthermore, the proposed hypervisor system virtualizes application-specific multi-chip supercomputers, in order to enable the virtual supercomputers to share available FPGA and semi-configurable ASIC resources in a cloud system. Single-chip verification studies based on Verilog simulation have been done to verify the functional correctness of the proposed hardware hypervisor system, which consumes only a fraction of hardware resources. This article will in particular focus on the virtualization of multi-chip message-passing based supercomputers using limited reconfigurable hardware resources.
引用
收藏
页数:20
相关论文
共 50 条
  • [1] Scheduling Hardware-Accelerated Cloud Functions
    Vandebon, Jessica
    Coutinho, Jose G. F.
    Luk, Wayne
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2021, 93 (12): : 1419 - 1431
  • [2] Scheduling Hardware-Accelerated Cloud Functions
    Jessica Vandebon
    Jose G. F. Coutinho
    Wayne Luk
    Journal of Signal Processing Systems, 2021, 93 : 1419 - 1431
  • [3] Protean: ADAPTIVE HARDWARE-ACCELERATED INTERMITTENT COMPUTING
    Bakar, Abu
    Goel, Rishabh
    de Winkel, Jasper
    Huang, Jason
    Ahmed, Saad
    Islam, Bashima
    Pawelczak, Przemyslaw
    Yildirim, Kasim Sinan
    Hester, Josiah
    GETMOBILE-MOBILE COMPUTING & COMMUNICATIONS REVIEW, 2023, 27 (01) : 5 - 10
  • [4] Sequencing technologies and hardware-accelerated parallel computing transform computational genomics research
    Olbrich, Michael
    Bartels, Lennart
    Wohlers, Inken
    FRONTIERS IN BIOINFORMATICS, 2024, 4
  • [5] Hardware-Accelerated FaaS for the Edge-Cloud Continuum
    Nanos, Anastasios
    Kretsis, Aristotelis
    Mainas, Charalampos
    Ntouskos, George
    Ferikoglou, Aggelos
    Danopoulos, Dimitrios
    Kokkinis, Argyris
    Masouros, Dimosthenis
    Siozios, Kostas
    Soumplis, Polyzois
    Kokkinos, Panagiotis
    Olmos, Juan Jose Vegas
    Varvarigos, Emmanouel
    2023 IEEE 31ST INTERNATIONAL CONFERENCE ON NETWORK PROTOCOLS, ICNP, 2023,
  • [6] HARDWARE-ACCELERATED PARALLEL-SPLIT SHADOW MAPS
    Zhang, Fan
    Sun, Hanqiu
    Xu, Leilei
    Lee, Kitlun
    INTERNATIONAL JOURNAL OF IMAGE AND GRAPHICS, 2008, 8 (02) : 223 - 241
  • [7] TPUPoint: Automatic Characterization of Hardware-Accelerated Machine-Learning Behavior for Cloud Computing
    Wudenhe, Abenezer
    Tseng, Hung-Wei
    2021 IEEE INTERNATIONAL SYMPOSIUM ON PERFORMANCE ANALYSIS OF SYSTEMS AND SOFTWARE (ISPASS 2021), 2021, : 254 - 264
  • [8] Hardware-accelerated template matching
    Cabido, R
    Montemayor, AS
    Sánchez, A
    PATTERN RECOGNITION AND IMAGE ANALYSIS, PT 1, PROCEEDINGS, 2005, 3522 : 691 - 698
  • [9] Hardware-accelerated Text Analytics
    Polig, R.
    Atasu, K.
    Hagleitner, C.
    Chiticariu, L.
    Reiss, F.
    Zhu, H.
    Hofstee, P.
    2014 IEEE HOT CHIPS 26 SYMPOSIUM (HCS), 2014,
  • [10] Hardware-accelerated simulated radiography
    Laney, D
    Callahan, SP
    Max, N
    Silva, CT
    Langer, S
    Frank, R
    IEEE VISUALIZATION 2005, PROCEEDINGS, 2005, : 343 - 350