Comparative Analysis of the Design Techniques for Low Leakage SRAMs at 32nm

被引:2
|
作者
Gupta, Monica [1 ,2 ]
Gupta, Kirti [2 ]
Pandey, Neeta [1 ]
机构
[1] Delhi Technol Univ, Dept Elect & Commun Engn, Delhi 110042, India
[2] Bharati Vidyapeeths Coll Engn, Dept Elect & Commun Engn, Delhi 110063, India
关键词
Leakage reduction; SRAM; Hold mode; Sub-threshold; PVT-variations; BITLINE LEAKAGE; LOW-POWER; 9T SRAM; VOLTAGE; CMOS; SCHEME; CELL;
D O I
10.1016/j.micpro.2021.104281
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a comprehensive overview of leakage reduction techniques prevailing in Static Random Access Memories (SRAMs) by classifying them in three categories namely latch, bitline and read port. The performance of the techniques are evaluated in terms of leakage reduction capability along with the impact on read performance and hold stability through extensive simulative investigations at 32 nm technology node by taking conventional SRAM cell as reference. Further, as SRAMs are susceptible to inter-die as well as intra-die process variations, the performance at different PVT corners is also captured to demonstrate the efficacy of each technique under PVT variations. It is found that among the techniques used for reducing latch leakages, Multi-threshold CMOS technique possess the highest leakage reduction capabilities followed by Drowsy mode and Substrate-bias techniques. The results also indicate that Negative word line technique is more effective at low supply voltages whereas the Leakage biased bitline technique is more effective at high supply voltages for reducing bitline leakages. Amongst the read port leakage reduction techniques, Stack-effect and Dynamic control of power supply rail techniques are capable of suppressing the leakages at high voltages whereas Virtual cell ground technique is more efficacious at low voltages. The impact of technology scaling on SRAM cell performance with leakage reduction techniques is also studied. For the sake of completeness, suggestions are put forward for adopting a particular technique to address leakages at latch, bitline and read port levels.
引用
收藏
页数:19
相关论文
共 50 条
  • [41] High-speed reduced-leakage SRAM memory cell design techniques for low-power 65 nm FD-SOI/SON CMOS technology
    Saha, Deepon
    Sarkar, Subir Kumar
    MICROELECTRONICS JOURNAL, 2014, 45 (07) : 848 - 856
  • [42] Low Power 6T-SRAM A Comparative Study of Different Architecture in 32 nm Technology using Microwind
    Saurabh
    Srivastava, P.
    2012 INTERNATIONAL CONFERENCE ON EMERGING ELECTRONICS (ICEE), 2012,
  • [43] Design and Analysis Latch Sense Amplifier Used in SRAM IC by Using Low Power Techniques
    Yadav, Vishal
    Tiwari, B. B.
    JOURNAL OF ELECTRICAL SYSTEMS, 2024, 20 (09) : 1499 - 1513
  • [44] Symmetrical, Low-Power, and High-Speed 1-Bit Full Adder Cells Using 32nm Carbon Nanotube Field-effect Transistors Technology
    Shafiabadi, M. H.
    Mehrabani, Y. Safaei
    INTERNATIONAL JOURNAL OF ENGINEERING, 2015, 28 (10): : 1447 - 1454
  • [45] Performance Analysis of a High Speed, Energy Efficient 4x4 Dynamic RAM Cell Array using 32nm fully depleted SOI/SON and CNFET
    Saha, Priyanka
    Basak, Subhramita
    Sarkar, Subir Kumar
    2014 RECENT ADVANCES IN ENGINEERING AND COMPUTATIONAL SCIENCES (RAECS), 2014,
  • [46] Design of High Stability and Low Power 7T SRAM Cell in 32-NM CNTFET Technology
    Elangovan, M.
    Muthukrishnan, M.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (13)
  • [47] Design and measurements of low power 32-kHz oscillators and a test interface in 180-nm CMOS technology
    Kuljak, Ivan
    Tomic, Ivan
    Bertolan, Roman
    Mikulic, Josip
    Schatzberger, Gregor
    Fellner, Johannes
    Baric, Adrijan
    2020 43RD INTERNATIONAL CONVENTION ON INFORMATION, COMMUNICATION AND ELECTRONIC TECHNOLOGY (MIPRO 2020), 2020, : 83 - 88
  • [48] Geometric Analysis and Systematic Design of Millimeter-Wave Low-Power Frequency Dividers in 65-nm CMOS
    Zhu, Mingyu
    Zhao, Dixian
    IEEE ACCESS, 2020, 8 : 20658 - 20665
  • [49] Design of an Ultra-Low Power 32-bit Adder Operating at Subthreshold Voltages in 45-nm FinFET
    Jafari, Mohsen
    Imani, Mohsen
    Ansari, Mohammad
    Fathipour, Morteza
    Sehatbakhsh, Nader
    2013 8TH INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS), 2013, : 167 - 168
  • [50] Design and Analysis of Low Voltage High Performance Schmitt Trigger Using Efficient Leakage Reduction Technique
    Kulshrestha, Deeksha
    Meenalakshmi
    Akashe, Shyam
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2019, 14 (2-3): : 239 - 247