Comparative Analysis of the Design Techniques for Low Leakage SRAMs at 32nm

被引:2
|
作者
Gupta, Monica [1 ,2 ]
Gupta, Kirti [2 ]
Pandey, Neeta [1 ]
机构
[1] Delhi Technol Univ, Dept Elect & Commun Engn, Delhi 110042, India
[2] Bharati Vidyapeeths Coll Engn, Dept Elect & Commun Engn, Delhi 110063, India
关键词
Leakage reduction; SRAM; Hold mode; Sub-threshold; PVT-variations; BITLINE LEAKAGE; LOW-POWER; 9T SRAM; VOLTAGE; CMOS; SCHEME; CELL;
D O I
10.1016/j.micpro.2021.104281
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a comprehensive overview of leakage reduction techniques prevailing in Static Random Access Memories (SRAMs) by classifying them in three categories namely latch, bitline and read port. The performance of the techniques are evaluated in terms of leakage reduction capability along with the impact on read performance and hold stability through extensive simulative investigations at 32 nm technology node by taking conventional SRAM cell as reference. Further, as SRAMs are susceptible to inter-die as well as intra-die process variations, the performance at different PVT corners is also captured to demonstrate the efficacy of each technique under PVT variations. It is found that among the techniques used for reducing latch leakages, Multi-threshold CMOS technique possess the highest leakage reduction capabilities followed by Drowsy mode and Substrate-bias techniques. The results also indicate that Negative word line technique is more effective at low supply voltages whereas the Leakage biased bitline technique is more effective at high supply voltages for reducing bitline leakages. Amongst the read port leakage reduction techniques, Stack-effect and Dynamic control of power supply rail techniques are capable of suppressing the leakages at high voltages whereas Virtual cell ground technique is more efficacious at low voltages. The impact of technology scaling on SRAM cell performance with leakage reduction techniques is also studied. For the sake of completeness, suggestions are put forward for adopting a particular technique to address leakages at latch, bitline and read port levels.
引用
收藏
页数:19
相关论文
共 50 条
  • [31] Design of Novel SRAM Cell Using Hybrid VLSI Techniques for Low Leakage and High Speed in Embedded Memories
    K. Gavaskar
    U. S. Ragupathy
    V. Malini
    Wireless Personal Communications, 2019, 108 : 2311 - 2339
  • [32] Design of Novel SRAM Cell Using Hybrid VLSI Techniques for Low Leakage and High Speed in Embedded Memories
    Gavaskar, K.
    Ragupathy, U. S.
    Malini, V.
    WIRELESS PERSONAL COMMUNICATIONS, 2019, 108 (04) : 2311 - 2339
  • [33] Low-Power Near-Threshold 10T SRAM Bit Cells With Enhanced Data-Independent Read Port Leakage for Array Augmentation in 32-nm CMOS
    Gupta, Shourya
    Gupta, Kirti
    Calhoun, Benton H.
    Pandey, Neeta
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (03) : 978 - 988
  • [34] Design and Analysis of New Efficient OTA Based Low Leakage Switch Mode Power Supply
    Kumar, Shubham
    Akashe, Shyam
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2018, 13 (04): : 249 - 270
  • [35] Design of high stability, low power and high speed 12 T SRAM cell in 32-nm CNTFET technology
    Mani, Elangovan
    Abbasian, Erfan
    Gunasegeran, Muthukumaran
    Sofimowloodi, Sobhan
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2022, 154
  • [36] Design of high stability, low power and high speed 12 T SRAM cell in 32-nm CNTFET technology
    Mani, Elangovan
    Abbasian, Erfan
    Gunasegeran, Muthukumaran
    Sofimowloodi, Sobhan
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2022, 154
  • [37] Analysis and Design of a High Gain CMOS Low Noise Amplifier for UWB Communication in 180 nm and 90 nm CMOS Processes
    Pourjafarian, Masoumeh
    Mafinezhad, Khalil
    26TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2018), 2018, : 238 - 243
  • [38] Design and Comparative Analysis of Low Power 64 Bit SRAM and its Peripherals Using Power Reduction Techniques
    Vashisht, Gaurav
    Pahuja, Hitesh
    Singh, Balwinder
    Panday, Sudhakar
    2016 5TH INTERNATIONAL CONFERENCE ON WIRELESS NETWORKS AND EMBEDDED SYSTEMS (WECON), 2016, : 179 - 184
  • [39] Design and Analysis of High Performance Frequency Divider in 32 nm CMOS Technology for Biomedical Applications
    Grewal, Sanjay
    Shah, Owais Ahmad
    INTERNATIONAL JOURNAL OF ONLINE AND BIOMEDICAL ENGINEERING, 2023, 19 (07) : 69 - 87
  • [40] Design and Analysis of Schmitt Trigger Based 10T SRAM in 32 nm Technology
    Rajput, Amit Singh
    Pattanaik, Manisha
    Tiwari, R. K.
    2017 3RD IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS (INIS), 2017, : 234 - 237