Comparative Analysis of the Design Techniques for Low Leakage SRAMs at 32nm

被引:2
|
作者
Gupta, Monica [1 ,2 ]
Gupta, Kirti [2 ]
Pandey, Neeta [1 ]
机构
[1] Delhi Technol Univ, Dept Elect & Commun Engn, Delhi 110042, India
[2] Bharati Vidyapeeths Coll Engn, Dept Elect & Commun Engn, Delhi 110063, India
关键词
Leakage reduction; SRAM; Hold mode; Sub-threshold; PVT-variations; BITLINE LEAKAGE; LOW-POWER; 9T SRAM; VOLTAGE; CMOS; SCHEME; CELL;
D O I
10.1016/j.micpro.2021.104281
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a comprehensive overview of leakage reduction techniques prevailing in Static Random Access Memories (SRAMs) by classifying them in three categories namely latch, bitline and read port. The performance of the techniques are evaluated in terms of leakage reduction capability along with the impact on read performance and hold stability through extensive simulative investigations at 32 nm technology node by taking conventional SRAM cell as reference. Further, as SRAMs are susceptible to inter-die as well as intra-die process variations, the performance at different PVT corners is also captured to demonstrate the efficacy of each technique under PVT variations. It is found that among the techniques used for reducing latch leakages, Multi-threshold CMOS technique possess the highest leakage reduction capabilities followed by Drowsy mode and Substrate-bias techniques. The results also indicate that Negative word line technique is more effective at low supply voltages whereas the Leakage biased bitline technique is more effective at high supply voltages for reducing bitline leakages. Amongst the read port leakage reduction techniques, Stack-effect and Dynamic control of power supply rail techniques are capable of suppressing the leakages at high voltages whereas Virtual cell ground technique is more efficacious at low voltages. The impact of technology scaling on SRAM cell performance with leakage reduction techniques is also studied. For the sake of completeness, suggestions are put forward for adopting a particular technique to address leakages at latch, bitline and read port levels.
引用
收藏
页数:19
相关论文
共 50 条
  • [21] 32nm embedded DRAM reaching 400MHz and 0.1mm/Mb on a low cost and low power process
    Vernet M.
    Jeantet O.
    Parashar A.
    Degoirat H.
    Verma P.K.
    Yadav S.K.
    Chawla K.
    Atif M.
    Handa T.
    Sharad S.
    Penaka G.P.
    Kundu R.
    Nantet S.
    Cremer S.
    Goducheau O.
    2011 3rd IEEE International Memory Workshop, IMW 2011, 2011,
  • [22] Designing of ultra-low-power high-speed repeaters for performance optimization of VLSI interconnects at 32nm
    Khursheed, Afreen
    Khare, Kavita
    Haque, Fozia Zia
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2019, 32 (02)
  • [23] High SNM 32nm CNFET based 6T SRAM Cell design considering transistor ratio
    Dhilleswararao, Pudi
    Mahapatra, Rajat
    Srinivas, P. S. T. N.
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
  • [24] Design and Evaluation of Low Power and High Speed Logic Circuit Based on the Modified Gate Diffusion Input (m-GDI) Technique in 32nm CNTFET Technology
    Abiri, Ebrahim
    Salehi, Mohammad Reza
    Darabi, Abdolreza
    2014 22ND IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2014, : 67 - 72
  • [25] Analysis and Comparison of Leakage Power Reduction Techniques for VLSI Design
    Raghunath, Anirudh
    Bathla, Shikha
    2021 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2021,
  • [26] A 90-nm low-power 32-kB embedded SRAM with gate leakage suppression circuit for mobile applications
    Nii, K
    Tsukamoto, Y
    Yoshizawa, T
    Imaoka, S
    Yamagami, Y
    Suzuki, T
    Shibayama, A
    Makino, H
    Iwade, S
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (04) : 684 - 693
  • [27] Design and comparative analysis of SRAM array using low leakage controlled transistor technique with improved delay
    K. Gavaskar
    M. Sankara Narayanan
    M. Sreenidhi Nachammal
    K. Vignesh
    Journal of Ambient Intelligence and Humanized Computing, 2022, 13 : 4559 - 4568
  • [28] Design and Performance Analysis of 32 x 32 Memory Array SRAM for Low-Power Applications
    Xue, Xingsi
    Sai Kumar, Aruru
    Khalaf, Osamah Ibrahim
    Somineni, Rajendra Prasad
    Abdulsahib, Ghaida Muttashar
    Sujith, Anumala
    Dhanuja, Thanniru
    Vinay, Muddasani Venkata Sai
    ELECTRONICS, 2023, 12 (04)
  • [29] Asymmetric Underlapped Sub-10-nm n-FinFETs for High-Speed and Low-Leakage 6T SRAMs
    Akkala, Arun Goud
    Venkatesan, Rangharajan
    Raghunathan, Anand
    Roy, Kaushik
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (03) : 1034 - 1040
  • [30] Process Variation Tolerant FinFET Based Robust Low Power SRAM Cell Design at 32 nm Technology
    Raj, Balwinder
    Mitra, Jatin
    Bihani, Deepak Kumar
    Rangharajan, V.
    Saxena, A. K.
    Dasgupta, S.
    JOURNAL OF LOW POWER ELECTRONICS, 2011, 7 (02) : 163 - 171