Novel FPGA-based signature match circuit for efficient network intrusion detection

被引:0
|
作者
Ou, Chien-Min [1 ]
机构
[1] Ching Yun Univ, Dept Elect Engn, Chungli 320, Taiwan
来源
PROCEEDINGS OF THE 6TH WSEAS INTERNATIONAL CONFERENCE ON APPLIED COMPUTER SCIENCE | 2007年
关键词
network intrusion detection system; FPGA implementation; pattern matching;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper introduces a novel FPGA-based signature match co-processor that can serve as the core of a hardware-based network intrusion detection system (NIDS). The key feature of the signature match co-processor is an architecture based on the shift-or algorithm, which employs simple shift registers, or-gates, and ROMs where patterns are stored. As compared with related work, experimental results show that the proposed work achieves higher throughput and less hardware resource in the FPGA implementations of NIDS systems.
引用
收藏
页码:535 / +
页数:2
相关论文
共 50 条
  • [31] Data Mining Based Network Intrusion Detection System: A Survey
    Helali, Rasha G. Mohammed
    NOVEL ALGORITHMS AND TECHNIQUES IN TELECOMMUNICATIONS AND NETWORKING, 2010, : 501 - 505
  • [32] Network Intrusion Detection Framework Based on Embedded Tree Model
    Zhou, Jieying
    He, Pengfei
    Qiu, Rongfa
    Wu, Weigang
    ALGORITHMS AND ARCHITECTURES FOR PARALLEL PROCESSING, ICA3PP 2019, PT II, 2020, 11945 : 410 - 417
  • [33] Network Intrusion Detection Based on Deep Belief Network Broad Equalization Learning System
    Deng, Miaolei
    Sun, Chuanchuan
    Kan, Yupei
    Xu, Haihang
    Zhou, Xin
    Fan, Shaojun
    ELECTRONICS, 2024, 13 (15)
  • [34] Efficient Regular Expression Pattern Matching for Network Intrusion Detection Systems using Modified Word-based Automata
    Kumar, Pawan
    Singh, Virendra
    PROCEEDINGS OF THE FIFTH INTERNATIONAL CONFERENCE ON SECURITY OF INFORMATION AND NETWORKS, 2012, : 103 - 110
  • [35] A novel real-time resource efficient implementation of Sobel operator-based edge detection on FPGA
    Singh, Sanjay
    Saini, Anil K.
    Saini, Ravi
    Mandal, A. S.
    Shekhar, Chandra
    Vohra, Anil
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2014, 101 (12) : 1705 - 1715
  • [36] Modelling, bifurcation analysis, circuit design and FPGA-based implementation of a new chaotic jerk system exhibiting Hopf bifurcations
    Vaidyanathan, Sundarapandian
    Moroz, Irene M.
    Sambas, Aceng
    Clemente-Lopez, Daniel
    Munoz-Pacheco, Jesus Manuel
    de Jesus Rangel-Magdaleno, Jose
    INTERNATIONAL JOURNAL OF MODELLING IDENTIFICATION AND CONTROL, 2024, 44 (02) : 107 - 120
  • [37] Tier-Based Optimization for Synthesized Network Intrusion Detection System
    Siddiqi, Murtaza Ahmed
    Pak, Wooguil
    IEEE ACCESS, 2022, 10 : 108530 - 108544
  • [38] Ensemble of Classifiers Based Network Intrusion Detection System Performance Bound
    Mkuzangwe, Nenekazi N. P.
    Nelwamondo, Fulufhelo
    2017 4TH INTERNATIONAL CONFERENCE ON SYSTEMS AND INFORMATICS (ICSAI), 2017, : 970 - 974
  • [39] Unsupervised Deep Learning for an Image Based Network Intrusion Detection System
    Hosler, Ryan
    Sundar, Agnideven
    Zou, Xukai
    Li, Feng
    Gao, Tianchong
    IEEE CONFERENCE ON GLOBAL COMMUNICATIONS, GLOBECOM, 2023, : 6825 - 6831
  • [40] Deep-Learning-Based Network Intrusion Detection for SCADA Systems
    Yang, Huan
    Cheng, Liang
    Chuah, Mooi Choo
    2019 IEEE CONFERENCE ON COMMUNICATIONS AND NETWORK SECURITY (CNS), 2019,