Circuit and DFT Techniques for Robust and Low Cost Qualification of a Mixed-signal SoC with Integrated Power Management System

被引:0
|
作者
Balasubramanian, Lakshmanan [1 ]
Sabbarwal, Puneet [1 ]
Mittal, Rajesh Kumar [1 ]
Narayanan, Prakash [1 ]
Dash, Ranjit Kumar [1 ]
Kudari, Anand Devendra [1 ]
Manian, Srikanth [1 ]
Polarouthu, Sudhir [1 ]
Parthasarathy, Harikrishna [1 ]
Vijayaraghavan, Ravi C. [1 ]
Turkewadikar, Sachin [1 ]
机构
[1] Texas Instruments India Private Ltd, Bangalore, Karnataka, India
来源
2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE) | 2011年
关键词
Burn-in; electrical reliability qualification; I-DDQ; analog DFT; power management;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper discusses some specific circuit, and analog DFT techniques and methodologies used in integrated power management (PM) systems to overcome challenges of mixed-signal SoC qualification. They are mainly targeted at achieving the following: 1. Enabling the robust digital and system level test and burn-in (BI) with external supplies by disabling the on-chip PM with robust power-on performance, 2. Minimising external on-board active components in BI board and making the whole BI process more robust, 3. Making the I-DDQ tests more robust, increasing the I-DDQ sensitivity by less error prone design methods and enabling I-DDQ tests possible on analog supplies, and 4. Defining separate BI strategy for the whole PM modules on-chip and enabling it by targeted analog test modes.
引用
收藏
页码:551 / 554
页数:4
相关论文
共 33 条
  • [1] Low power techniques for a mixed-signal circuit
    Khalek, Faizal
    Yusoff, Zubaida
    Sulaiman, Mohd-Shahiman
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 73 - 76
  • [2] DFT for Extremely Low Cost Test of Mixed Signal SOCs with Integrated RF and Power Management
    Mittal, Rajesh
    Balasubramanian, Lakshmanan
    Sontakke, Adesh
    Parthasarthy, Harikrishna
    Narayanan, Prakash
    Sabbarwal, Puneet
    Parekhji, Rubin A.
    2011 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2011,
  • [3] Monolithic distributed power supply for a mixed-signal integrated circuit
    Abedinpour, S
    Kiaei, S
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III: GENERAL & NONLINEAR CIRCUITS AND SYSTEMS, 2003, : 308 - 311
  • [4] Mixed-Signal Verification Methods for Multi-Power Mixed-Signal System-on-Chip (SoC) Design
    Liang, Chao
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [5] Low cost test architecture for mixed-signal integrated circuits
    da Silva, Julio L., Jr.
    Camargo, Emerson
    Foster, Douglas
    Coelho, Sandro T.
    de Oliveira, Antonio G.
    Olmos, Alfredo
    Lubaszewski, Marcelo
    2014 19TH INTERNATIONAL MIXED-SIGNALS, SENSORS AND SYSTEMS TEST WORKSHOP (IMS3TW), 2014,
  • [6] Modeling and simulation for low power in mixed-signal integrated systems
    Gielen, G
    IEEE 1998 CUSTOM INTEGRATED CIRCUITS CONFERENCE - PROCEEDINGS, 1998, : 445 - 449
  • [7] Implementation of low-cost reconfigurable external mixed-signal VLSI circuit testing system
    Islam S.Z.
    Ali M.A.M.
    Australian Journal of Electrical and Electronics Engineering, 2010, 7 (01): : 73 - 82
  • [8] Energy Harvesting and Limits of Low Power Mixed-Signal Circuit Design
    Amirtharajah, Rajeevan
    Wenck, Justin
    Guilar, Nathaniel
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1425 - +
  • [9] Low cost mixed-signal microcontroller based power measurement technique
    Ozdemir, A
    Ferikoglu, A
    IEE PROCEEDINGS-SCIENCE MEASUREMENT AND TECHNOLOGY, 2004, 151 (04) : 253 - 258
  • [10] Mixed-Signal SoC Design and Low Power Research for Tire Pressure Monitoring Systems
    Guo, Yangyang
    Wu, Liji
    Zhai, Tengfei
    Yu, Xiao
    Zhang, Xiangmin
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,