Self-callibrating online wearout detection

被引:32
作者
Blome, Jason [1 ]
Feng, Shuguang [1 ]
Gupta, Shantanu [1 ]
Mahlke, Scott [1 ]
机构
[1] Univ Michigan, Adv Comp Architecture Lab, Ann Arbor, MI 48109 USA
来源
MICRO-40: PROCEEDINGS OF THE 40TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE | 2007年
关键词
D O I
10.1109/MICRO.2007.35
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Technology scaling, characterized by decreasing feature size, thinning gate oxide, and non-ideal voltage scaling, will become a major hindrance to microprocessor reliability in future technology generations. Physical analysis of device failure mechanisms has shown that most wearout mechanisms projected to plague future technology generations are progressive, meaning that the circuit-level effects of wearout develop and intensify with age over the lifetime of the chip. This work leverages the progression of wearout over time in order to present a low-cost hardware structure that identifies increasing propagation delay, which is symptomatic of many forms of wearout, to accurately forecast the failure of microarchitectural structures. To motivate the use of this predictive technique, an HSPICE analysis of the effects of one particular failure mechanism, gate oxide breakdown, on gates from a standard cell library characterized for a 90 nm process is presented. This gate-level analysis is then used to demonstrate the aggregate change in output delay of high-level structures within a synthesized Verilog model of an embedded microprocessor core. Leveraging this analysis, a self-calibrating hardware structure for conducting statistical analysis of output delay is presented and its efficacy in predicting the failure of a variety of structures within the microprocessor core is evaluated.
引用
收藏
页码:109 / 120
页数:12
相关论文
共 39 条
[1]  
AGARWAL M, 2007, IN PRESS P 2007 IEEE
[2]  
ALLIANCE ER, 2001, ONLINE SURVEY RESULT
[3]  
[Anonymous], 2005, INT TECHNOLOGY ROADM
[4]  
ASSOCIATION JSS, 2006, JEP122C JEDEC SOL ST
[5]   Making typical silicon matter with razop [J].
Austin, T ;
Blaauw, D ;
Mudge, T ;
Flautner, K .
COMPUTER, 2004, 37 (03) :57-+
[6]   DIVA: A reliable substrate for deep submicron microarchitecture design [J].
Austin, TM .
32ND ANNUAL INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, (MICRO-32), PROCEEDINGS, 1999, :196-207
[7]   MONITORING AN EXPONENTIAL SMOOTHING FORECASTING SYSTEM [J].
BATTY, M .
OPERATIONAL RESEARCH QUARTERLY, 1969, 20 (03) :319-&
[8]  
BERKELEY BGU, 2007, BSIM4 MOSFET MODEL
[9]   NonStop advanced architecture [J].
Bernick, D ;
Bruckert, B ;
Del Vigna, P ;
Garcia, D ;
Jardine, R ;
Klecka, J ;
Smullen, J .
2005 INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2005, :12-21
[10]  
BLOME JA, 2006, P 2 WORKSH ARCH REL, P51