A 1.2V CMOS multiplier using low-power current-sensing complementary pass-transistor logic

被引:0
作者
Cheng, KH
Yee, LY
机构
来源
ICECS 96 - PROCEEDINGS OF THE THIRD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS, VOLS 1 AND 2 | 1996年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work describes a CMOS 8 * 8-bit parallel multiplier for 1.2V supply voltage. The low-power current-sensing complementary pass-transistor logic (LCSCPTL) is applied to the design of the parallel multiplier. ?he LCSCPTL have certain advantages in both speed and power dissipation over the CPL circuit. The 4-2 compressors and the conditional carry selection scheme are used in this design to achieve regular layout and improve the operation speed. Moreover, the 1.2V low-voltage 8 * 8-bit parallel multiplier can be designed and fabricated without changing the conventional 5V 0.8 m CMOS process. Based upon the HSPICE simulation results, the operation speed of the parallel multiplier is 54 ns for 1.2v supply voltage.
引用
收藏
页码:1037 / 1040
页数:4
相关论文
empty
未找到相关数据