Contribution of carrier tunneling and gate induced drain leakage effects to the gate and drain currents of fin-shaped field-effect transistors

被引:9
|
作者
Garduno, S. I. [1 ]
Cerdeira, A. [1 ]
Estrada, M. [1 ]
Alvarado, J. [2 ]
Kilchytska, V. [2 ]
Flandre, D. [2 ]
机构
[1] CINVESTAV, Dept Elect Engn, Mexico City 07300, DF, Mexico
[2] Catholic Univ Louvain, Microelect Lab, B-1348 Louvain, Belgium
关键词
COMPACT MODEL; DIELECTRICS; OXIDE; CMOS; CONDUCTION; VOLTAGE;
D O I
10.1063/1.3575324
中图分类号
O59 [应用物理学];
学科分类号
摘要
The contribution of carrier tunneling and gate induced drain leakage (GIDL) effects in the total gate and drain currents of FinFET devices with different dimensions is analyzed. In order to fulfill this task, expressions for the leakage current due to carrier tunneling and GIDL effects at a Metal-Dielectric-Semiconductor structure were established and incorporated in the Symmetric Doped Double-Gate Model (SDDGM) for metal-oxide-semiconductor field-effect transistors (MOSFET). It is shown that both phenomena have to be taken into account for precise modeling of the device in all the operation regions although GIDL current can become predominant in the subthreshold region. The dependence of gate tunneling current in inversion and subthreshold regimes of operation is modeled as function of the applied voltages and transistor physical parameters by using analytical expressions. The present leakage current model is validated by comparing modeled with measured total gate and drain currents for FinFETs with different dimensions. (C) 2011 American Institute of Physics. [doi: 10.1063/1.3575324]
引用
收藏
页数:7
相关论文
共 50 条
  • [1] Improved modeling of gate leakage currents for fin-shaped field-effect transistors
    Garduno, S. I.
    Cerdeira, A.
    Estrada, M.
    Alvarado, J.
    Kilchytska, V.
    Flandre, D.
    JOURNAL OF APPLIED PHYSICS, 2013, 113 (12)
  • [2] Impact of extension implantation conditions of fin field-effect transistors on gate-induced drain leakage
    Matsukawa, Takashi
    Liu, Yongxun
    Mori, Takahiro
    Morita, Yukinori
    O'uchi, Shinichi
    Otsuka, Shintaro
    Migita, Shinji
    Masahara, Meishoku
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2016, 55 (04)
  • [3] Effect of induced gate noise at zero drain bias in field-effect transistors
    Jindal, RP
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (03) : 432 - 434
  • [4] A GATE LEAKAGE MODEL FOR DOUBLE GATE TUNNELING FIELD-EFFECT TRANSISTORS
    Zhu, Ying
    Zhang, Lining
    Zhang, Aixi
    Chan, Mansun
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [6] GATE LEAKAGE CURRENTS IN MOS FIELD-EFFECT TRANSISTORS
    KENNEDY, EJ
    PROCEEDINGS OF THE INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS, 1966, 54 (08): : 1098 - &
  • [7] Suppression of Gate-Induced-Drain-Leakage Utilizing Local Polarization in Ferroelectric-Gate Field-Effect Transistors for DRAM Applications
    Kwak, Been
    Lee, Kitae
    Kim, Sihyun
    Kwon, Daewoong
    IEEE ELECTRON DEVICE LETTERS, 2024, 45 (05) : 813 - 816
  • [8] Computational Study of Gate-Induced Drain Leakage in 2D-Semiconductor Field-Effect Transistors
    Kang, Jiahao
    Cao, Wei
    Pal, Arnab
    Pandey, Sumeet
    Kramer, Steve
    Hill, Richard
    Sandhu, Gurtej
    Banerjee, Kaustav
    2017 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2017,
  • [9] Simulation study on effect of drain underlap in gate-all-around tunneling field-effect transistors
    Lee, Jae Sung
    Seo, Jae Hwa
    Cho, Seongjae
    Lee, Jung-Hee
    Kang, Shin-Won
    Bae, Jin-Hyuk
    Cho, Eou-Sik
    Kang, In Man
    CURRENT APPLIED PHYSICS, 2013, 13 (06) : 1143 - 1149
  • [10] Gate-induced drain leakage currents in metal oxide semiconductor field effect transistors with high-κ dielectric
    Chang, Sung-Il
    Lee, Jongho
    Shin, Hyungcheol
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2002, 41 (7 A): : 4432 - 4435