共 7 条
- [2] Survey of low-power testing of VLSI circuits [J]. IEEE DESIGN & TEST OF COMPUTERS, 2002, 19 (03): : 82 - 92
- [3] HORTENSIUS PD, 1998, IEEE T COMPUT AID D, V8, P842
- [4] An efficient test vector ordering method for low power testing [J]. VLSI 2004: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS, 2004, : 285 - 288
- [5] Low-power Test Pattern Generator design for BIST via Non-Uniform Cellular Automata [J]. 2005 IEEE VLSI-TSA INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION & TEST (VLSI-TSA-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 212 - 215
- [6] STATISTICAL-MECHANICS OF CELLULAR AUTOMATA [J]. REVIEWS OF MODERN PHYSICS, 1983, 55 (03) : 601 - 644
- [7] Zorian Y., 1993, P VLSI TEST S, P4