A low power deterministic test pattern generator for BIST based on cellular automata

被引:2
作者
Cao, Bei [1 ]
Xiao, Liyi [1 ]
Wang, Yongsheng [1 ]
机构
[1] Harbin Inst Technol, Ctr Microelect, Harbin 150006, Peoples R China
来源
DELTA 2008: FOURTH IEEE INTERNATIONAL SYMPOSIUM ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS | 2008年
关键词
D O I
10.1109/DELTA.2008.65
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The test pattern generator (TPG) in deterministic BIST often suffers from some problems such as extra test power consumption, area overhead and idle test cycles. In this paper, an efficient algorithm is proposed to synthesize a built-in TPG from low power deterministic test patterns without inserting any redundancy test vectors. The structure of TPG is based on the non-uniform cellular automata (CA) and is used to test combinational circuits. And the algorithm is based on the nearest neighborhood model, which can find an optimal non-uniform CA topology to generate given low power test patterns. Simulation results using benchmark combinational circuits show that the generator is efficient to generate the deterministic test patterns in terms of power consumption, area overhead and test time.
引用
收藏
页码:266 / 269
页数:4
相关论文
共 7 条
  • [1] A DETERMINISTIC BUILT-IN SELF-TEST GENERATOR BASED ON CELLULAR-AUTOMATA STRUCTURES
    BOUBEZARI, S
    KAMINSKA, B
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1995, 44 (06) : 805 - 816
  • [2] Survey of low-power testing of VLSI circuits
    Girard, P
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2002, 19 (03): : 82 - 92
  • [3] HORTENSIUS PD, 1998, IEEE T COMPUT AID D, V8, P842
  • [4] An efficient test vector ordering method for low power testing
    Kavousianos, X
    Bakalis, D
    Bellos, M
    Nikolos, D
    [J]. VLSI 2004: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS, 2004, : 285 - 288
  • [5] Low-power Test Pattern Generator design for BIST via Non-Uniform Cellular Automata
    Kiliç, H
    Öktem, L
    [J]. 2005 IEEE VLSI-TSA INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION & TEST (VLSI-TSA-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 212 - 215
  • [6] STATISTICAL-MECHANICS OF CELLULAR AUTOMATA
    WOLFRAM, S
    [J]. REVIEWS OF MODERN PHYSICS, 1983, 55 (03) : 601 - 644
  • [7] Zorian Y., 1993, P VLSI TEST S, P4