Instruction-level Instantaneous Power Modeling for VLIW Processor

被引:2
|
作者
Zhang, Lichao [1 ]
Wu, Xuetao [1 ]
Zhao, Yiqiang [2 ]
机构
[1] PLA Informat Engn Univ, Dept Cryptog Engn, Zhengzhou 450001, Henan, Peoples R China
[2] Tianjin Univ, Dept Elect Informat Engn, Tianjin 300072, Peoples R China
来源
IEEE 12TH INT CONF UBIQUITOUS INTELLIGENCE & COMP/IEEE 12TH INT CONF ADV & TRUSTED COMP/IEEE 15TH INT CONF SCALABLE COMP & COMMUN/IEEE INT CONF CLOUD & BIG DATA COMP/IEEE INT CONF INTERNET PEOPLE AND ASSOCIATED SYMPOSIA/WORKSHOPS | 2015年
关键词
instruction-level power consumption; modeling; power evaluation; VLIW processor; instantaneous power consumption;
D O I
10.1109/UIC-ATC-ScalCom-CBDCom-IoP.2015.261
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Traditional instruction-level power model can evaluate the average power consumption of software, but lacks of the analysis of instantaneous power consumption. In this paper, a cycle-scale accurate power model is established for clustering VLIW structure processor from two aspects, pipeline and instruction code, which can complete instantaneous power evaluation of the processor. Through the implements of different algorithms on a processor, the results show that the model has high accuracy. This model lays a foundation for the research of software's low power compiling.
引用
收藏
页码:1451 / 1455
页数:5
相关论文
共 50 条
  • [1] INSTRUCTION-LEVEL PROGRAM AND PROCESSOR MODELING
    MACDOUGALL, MH
    COMPUTER, 1984, 17 (07) : 14 - 24
  • [2] Reducing the complexity of instruction-level power models for VLIW processors
    A. Bona
    M. Sami
    D. Sciuto
    C. Silvano
    V. Zaccaria
    R. Zafalon
    Design Automation for Embedded Systems, 2005, 10 : 49 - 67
  • [3] Reducing the complexity of instruction-level power models for VLIW processors
    Bona, A.
    Sami, M.
    Sciuto, D.
    Silvano, C.
    Zaccaria, V.
    Zafalon, R.
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2005, 10 (01) : 49 - 67
  • [4] Hybrid functional- and instruction-level power modeling for embedded and heterogeneous processor architectures
    Blume, H.
    Becker, D.
    Rotenberg, L.
    Botteck, M.
    Brakensiek, J.
    Noll, T. G.
    JOURNAL OF SYSTEMS ARCHITECTURE, 2007, 53 (10) : 689 - 702
  • [5] A rough set approach to instruction-level power analysis of embedded VLIW processors
    Xiao, Shu
    Lai, Edmund M-K.
    PROCEEDINGS OF THE FOURTH INTERNATIONAL CONFERENCE ON INFORMATION AND MANAGEMENT SCIENCES, 2005, 4 : 479 - 483
  • [6] Instruction-level parallelism and processor architecture
    Ebcioglu, K
    EURO-PAR 2000 PARALLEL PROCESSING, PROCEEDINGS, 2000, 1900 : 939 - 939
  • [7] An instruction-level energy model for embedded VLIW architectures
    Sami, M
    Sciuto, D
    Silvano, C
    Zaccaria, V
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (09) : 998 - 1010
  • [8] Reconfigurable instruction-level parallel processor architecture
    Ito, T
    Ono, K
    Ichikawa, M
    Okuyama, Y
    Kuroda, K
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, 2003, 2823 : 208 - 220
  • [9] A PROLOG IMPLEMENTATION OF AN INSTRUCTION-LEVEL PROCESSOR SIMULATOR
    PASHTAN, A
    SOFTWARE-PRACTICE & EXPERIENCE, 1987, 17 (05): : 309 - 318
  • [10] A retargetable VLIW compiler framework for DSPs with instruction-level parallelism
    Rajagopalan, S
    Rajan, SP
    Malik, S
    Rigo, S
    Araujo, G
    Takayama, K
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (11) : 1319 - 1328