A 1.4-psec jitter 2.5-Gb/s CDR with wide acquisition range in 0.18-μm CMOS

被引:3
作者
Raja, M. Kumarasamy [1 ]
Yan, Dan Lei [1 ]
Ajjikuttira, Aruna B. [1 ]
机构
[1] Inst Microelect, Singapore, Singapore
来源
ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE | 2007年
关键词
D O I
10.1109/ESSCIRC.2007.4430357
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fully differential CDR circuit realized in 0.18-mu m CMOS technology targeted for the ONU in GPON applications at 2.5Gb/s is presented. The CDR demonstrates very low RMS jitter of 1.4psec, along with a acquisition range of 220MHz employing a simple PLL architecture without a need for any frequency acquisition aid or external reference. The LC VCO employs complementary varactor structure for differential tuning enabling the CDR to function with noisy power supplies. The CDR performs well even when there is no bit transition (Consecutive Identical Digits or CID) for 400bits in a 2(11)-1 PRBS sequence. The core clock recovery circuit consumes 14.5mA from 1.8V power supply. The noise immunity, jitter tolerance and jitter generation of the proposed CDR outperforms a similar CDR with single tuned VCO of same gain and loop bandwidth.
引用
收藏
页码:524 / 527
页数:4
相关论文
共 5 条
[1]  
[Anonymous], G9842 ITUT
[2]  
DJAHANSHAHI H, 2000, IEEE J SOLID STATE C, V35
[3]  
LIN L, 2000, IEEE INT SOL STAT CI, P204
[4]   A SI BIPOLAR PHASE AND FREQUENCY DETECTOR IC FOR CLOCK EXTRACTION UP TO 8-GB/S [J].
POTTBACKER, A ;
LANGMANN, U ;
SCHREIBER, HU .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (12) :1747-1751
[5]  
RAZAVI B, 2003, DESIGN INTEGRATED CI