The impact of random device variation on SRAM cell stability in sub-90-nm CMOS technologies

被引:88
作者
Agarwal, Kanak [1 ]
Nassif, Sani [1 ]
机构
[1] IBM Corp, Austin Res Lab, Austin, TX 78758 USA
关键词
memory; noise; process variation; SRAM; stability; yield;
D O I
10.1109/TVLSI.2007.909792
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The impact of process variation on SRAM yield has become a serious concern in scaled technologies. In this paper, we propose a methodology to analyze the stability of an SRAM cell in the presence of random fluctuations in the device parameters. First, we develop a theoretical framework for characterizing the dc noise margin of a memory cell. The framework is based on the concept that an SRAM cell is on the verge of instability when the gain across the loop formed by the cross-coupled inverters in the cell is unity. The noise margin criteria developed in this manner can be used to verify a cell stability in the presence of arbitrary DC noise offsets at the two storage nodes in the cell. We also develop metrics for estimating the cell stability during read and write operations and verify these models by extensive Monte Carlo simulations in a 65-nm CMOS process. Our results show that the proposed robustness metrics can be used to estimate cell failure probabilities in an efficient and accurate manner.
引用
收藏
页码:86 / 97
页数:12
相关论文
共 20 条
[1]  
AGARWAL K, 2006, P INT S VLSI CIRC, P82
[2]   Statistical analysis of SRAM cell stability [J].
Agarwal, Kanak ;
Nassif, Sani .
43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, :57-+
[3]   The impact of intrinsic device fluctuations on CMOS SRAM cell stability [J].
Bhavnagarwala, AJ ;
Tang, XH ;
Meindl, JD .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (04) :658-665
[4]  
BURNETT D, 1994, 1994 SYMPOSIUM ON VLSI TECHNOLOGY, P15, DOI 10.1109/VLSIT.1994.324400
[5]   Static noise margin variation for sub-threshold SRAM in 65-nm CMOS [J].
Calhoun, Benton H. ;
Chandrakasan, Anantha P. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (07) :1673-1679
[6]  
Cheng B, 2004, ESSCIRC 2004: PROCEEDINGS OF THE 30TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, P219
[7]   Variability in sub-100nm SRAM designs [J].
Heald, R ;
Wang, P .
ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, :347-352
[8]  
Joshi RV, 2004, ESSCIRC 2004: PROCEEDINGS OF THE 30TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, P211
[9]   EFFECT OF RANDOMNESS IN DISTRIBUTION OF IMPURITY IONS ON FET THRESHOLDS IN INTEGRATED ELECTRONICS [J].
KEYES, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1975, 10 (04) :245-247
[10]   CHARACTERIZATION AND MODELING OF MISMATCH IN MOS-TRANSISTORS FOR PRECISION ANALOG DESIGN [J].
LAKSHMIKUMAR, KR ;
HADAWAY, RA ;
COPELAND, MA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1986, 21 (06) :1057-1066