Synchronised carrier-based SVPWM signal generation scheme for the entire modulation range extending up to six-step mode using the sampled amplitudes of reference phase voltages

被引:29
作者
Kanchan, R. S. [1 ]
Gopakumar, K.
Kennel, R.
机构
[1] Wuppertal Univ, Elect Machines & Dr Grp, D-42119 Wuppertal, Germany
[2] Indian Inst Sci, CEDT, Bangalore 560012, Karnataka, India
关键词
D O I
10.1049/iet-epa:20060466
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The issues in synchronised implementation of space vector-based pulse width modulation (SVPWM) signal generation are addressed on a conventional DSP platform. With the present day digital signal processors (DSPs) with clock over 10MHz, it is possible to include additional tasks for synchronisation in the interrupt service routine (ISR). Also, the task of the synchronisation can be easily accommodated within the same ISR without disturbing the time critical pulse width modulation (PWM) operation. The authors systematically present the additional software requirements to determine the time period proportional to the half carrier switching time interval that is required for the synchronisation. First, the DSP implementation of the conventional multi-level SVPWM based on the sampled amplitudes of reference voltages is presented and then the additional requirements to maintain the PWM in synchronisation are discussed. The simulation results as well as experimental results are presented for a five-level PWM signal generation. A five-level inverter configuration, using a 1.5 kW open-end winding induction motor drive, is used for experimentally verifying the SVPWM.
引用
收藏
页码:407 / 415
页数:9
相关论文
共 14 条
[1]  
[Anonymous], 2003, PULSE WIDTH MODULATI
[2]   Five-level inverter voltage-space phasor generation for an open-end winding induction motor drive [J].
Baiju, MR ;
Gopakumar, K ;
Mohapatra, KK ;
Somasekhar, VT ;
Umanand, L .
IEE PROCEEDINGS-ELECTRIC POWER APPLICATIONS, 2003, 150 (05) :531-538
[3]  
Beig AR, 2002, IEEE IND ELEC, P1249, DOI 10.1109/IECON.2002.1185453
[4]   PROGRAMMED PWM TECHNIQUES TO ELIMINATE HARMONICS - A CRITICAL-EVALUATION [J].
ENJETI, PN ;
ZIOGAS, PD ;
LINDSAY, JF .
IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 1990, 26 (02) :302-316
[5]  
Kanchan R.S., EPE J, V17, P1
[6]   Space vector PWM signal generation for multilevel inverters using only sampled amplitudes of reference phase voltages [J].
Kanchan, RS ;
Baiju, MR ;
Mohapatra, KK ;
Ouseph, PP ;
Gopakumar, K .
IEE PROCEEDINGS-ELECTRIC POWER APPLICATIONS, 2005, 152 (02) :297-309
[7]   Implementation and control of distributed PWM cascaded multilevel inverters with minimal harmonic distortion and common-mode voltage [J].
Loh, PC ;
Holmes, DG ;
Lipo, TA .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2005, 20 (01) :90-99
[8]   Synchronised PWM strategies based on space vector approach. Part 1: Principles of waveform generation [J].
Narayanan, G ;
Ranganathan, VT .
IEE PROCEEDINGS-ELECTRIC POWER APPLICATIONS, 1999, 146 (03) :267-275
[9]   Synchronised PWM strategies based on space vector approach. Part 2: Performance assessment and application to V/f drives [J].
Narayanan, G ;
Ranganathan, VT .
IEE PROCEEDINGS-ELECTRIC POWER APPLICATIONS, 1999, 146 (03) :276-281
[10]   Synchronized scheme of continuous space-vector PWM with the real-time control algorithms [J].
Oleschuk, V ;
Blaabjerg, F .
PESC 04: 2004 IEEE 35TH ANNUAL POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-6, CONFERENCE PROCEEDINGS, 2004, :1207-1213