Reliability simulation of AC hot carrier degradation for deep sub-micron MOSFETs

被引:0
|
作者
Shimizu, S
Tanizawa, M
Kusunoki, S
Inuishi, M
Miyoshi, H
机构
[1] ULSI Laboratory, Mitsubishi Electric Corporation, Itami, Hyogo, 664, 4-1, Mizuhara
关键词
hot carrier degradation; AC stress; AC lifetime; duty factor; circuit simulation;
D O I
10.1002/ecjb.4420791103
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High performance under low supply voltage is required for ULSIs in combination with the higher packing density that results from scaling down to the deep sub-micron region. For this requirement, the conventional method, using the DC hot carrier lifetime of MOSFETs as measured by DC stress, overestimates the degradation caused by real circuit operation. As a result, the improvement of MOSFET performance is limited by attempting to satisfy the overestimated hot carrier criteria under DC stress. Therefore, it is strongly desired that the reliability simulation estimate accurately hot carrier degradation in real circuit operation. We have found that the degradation rate depends on the stress conditions and can be expressed in terms of the difference between the gate and drain voltages. Hence, in this paper, we propose a new method of modeling and calculation of hot carrier degradation that incorporates this dependence and will demonstrate improved accuracy in predicting degradation and life time for both AC and DC bias conditions. We also propose a new duty ratio extraction method that can be used to predict the lifetime for hot carrier degradation under actual circuit operation.
引用
收藏
页码:19 / 27
页数:9
相关论文
共 50 条
  • [1] Reliability scaling in deep sub-micron MOSFETs
    Horiuchi, T
    Ito, H
    Kimizuka, N
    MICROELECTRONIC DEVICE AND MULTILEVEL INTERCONNECTION TECHNOLOGY II, 1996, 2875 : 108 - 117
  • [2] NEW HOT-CARRIER INJECTION AND DEVICE DEGRADATION IN SUB-MICRON MOSFETS
    TAKEDA, E
    NAKAGOME, Y
    KUME, H
    ASAI, S
    IEE PROCEEDINGS-I COMMUNICATIONS SPEECH AND VISION, 1983, 130 (03): : 144 - 150
  • [3] Hot-Carrier-Induced Current Degradation in Deep Sub-Micron MOSFETs from Subthreshold to Strong Inversion Region
    Lin, Shihuan
    Zhou, Xing
    Chen, Zuhui
    Srikanth, Machavolu K.
    Zhang, Junbin
    NANOTECHNOLOGY 2011: ELECTRONICS, DEVICES, FABRICATION, MEMS, FLUIDICS AND COMPUTATIONAL, NSTI-NANOTECH 2011, VOL 2, 2011, : 806 - 809
  • [4] DEGRADATION OF SUB-MICRON MOSFETS AFTER AGING
    CABON, B
    GHIBAUDO, G
    PHYSICA STATUS SOLIDI A-APPLIED RESEARCH, 1988, 107 (01): : 393 - 404
  • [5] Impact of velocity saturation and hot carrier effects on channel thermal noise model of deep sub-micron MOSFETs
    Ong, S. N.
    Yeo, K. S.
    Chew, K. W. J.
    Chan, L. H. K.
    Loo, X. S.
    Boon, C. C.
    Do, M. A.
    SOLID-STATE ELECTRONICS, 2012, 72 : 8 - 11
  • [6] HOT CARRIER EFFECTS IN SUB-MICRON CMOS
    AKERS, LA
    WALKER, M
    PHYSICA B & C, 1985, 134 (1-3): : 116 - 119
  • [7] Hot carrier degradation and a new lifetime prediction model in ultra-deep sub-micron pMOSFET
    雷晓艺
    刘红侠
    张凯
    张月
    郑雪峰
    马晓华
    郝跃
    Chinese Physics B, 2013, 22 (04) : 434 - 437
  • [8] Hot carrier degradation and a new lifetime prediction model in ultra-deep sub-micron pMOSFET
    Lei Xiao-Yi
    Liu Hong-Xia
    Zhang Kai
    Zhang Yue
    Zheng Xue-Feng
    Ma Xiao-Hua
    Hao Yue
    CHINESE PHYSICS B, 2013, 22 (04)
  • [9] Modeling of gate capacitance for deep sub-micron MOSFETs
    Dai Yuehua
    Chen Junning
    Ke Daoming
    Zhu Dezhi
    Xu Chao
    CHINESE JOURNAL OF ELECTRONICS, 2007, 16 (03): : 435 - 438
  • [10] Wideband modeling technique for deep sub-micron MOSFETs
    Chiou, MH
    Hsu, KYJ
    SOLID-STATE ELECTRONICS, 2004, 48 (10-11) : 1891 - 1896