A prevenient voltage stress test method for high density memory

被引:0
|
作者
Yim, Jongsoo [1 ]
Kim, Gunbae [1 ]
Nam, Incheol [2 ]
Son, Sangki [2 ]
Lim, Jonghyoung [2 ]
Lee, Hwacheol [2 ]
Kang, Sangseok [2 ]
Kwak, Byungheon [2 ]
Lee, Jinseok [2 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul 120749, South Korea
[2] Samsung Elect, Memory Div, Hwasung, South Korea
关键词
D O I
10.1109/DELTA.2008.93
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The most effective acceleration factor of reliability is the high voltage stress. However high electric field generated on thin gate oxide transistors in nanometer technology becomes the uppermost limit. In this paper, an improved voltage stress method for DRAM with the 6F2 structure and the open bit line scheme is proposed to enhance the Early Life Failure Rates (ELFR) and the yield of package test. The proposed method reduces the degradation of transistors caused by a high voltage stress. Experimental results show that the proposed method improves the yield of package test and the characteristic of refresh, and avoids the degradation of transistors using voltage ramp stress (VRS).
引用
收藏
页码:516 / +
页数:2
相关论文
共 50 条
  • [21] A Practical Test Circuit for Combined High Direct Voltage and Switching Impulse Voltage Multi-stress Tests
    Jacob, N. D.
    Fattal, F. A.
    2016 IEEE ELECTRICAL INSULATION CONFERENCE (EIC), 2016, : 623 - 626
  • [22] LEAKAGE TEST - A COMPARISON BETWEEN THE DYE-BATH METHOD AND THE HIGH-VOLTAGE METHOD
    RUFFIEUX, P
    PHARMAZEUTISCHE INDUSTRIE, 1985, 47 (09): : 976 - 980
  • [23] Voltage-Control Spintronics Memory Having Potentials for High-Density and High-Speed Applications
    Yoda, Hiroaki
    2018 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2018,
  • [24] A new test method for embedded passives in high density package substrates
    Kim, BC
    Choi, HH
    51ST ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2001, : 1362 - 1366
  • [25] Characterization of Interface Trap Density in SiC MOSFETs Subjected to High Voltage Gate Stress
    Stein, S. R.
    Kim, J.
    Das, S.
    Lichtenwalner, D. J.
    Ryu, S.
    2024 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, IRPS 2024, 2024,
  • [26] LEAKAGE TEST OF AMPOULES VALIDATION METHOD FOR HIGH-VOLTAGE PINHOLE DETECTORS
    VILLIGER, T
    PHARMAZEUTISCHE INDUSTRIE, 1987, 49 (10): : 1071 - 1074
  • [27] An Innovative Test Method for Multi-Chamber High Voltage Circuit Breakers
    Heiermeier, Helmut
    Kurinko, Carl R.
    Raysaha, Rosy B.
    IEEE TRANSACTIONS ON POWER DELIVERY, 2021, 36 (01) : 3 - 9
  • [28] High-density racetrack memory based on magnetic skyrmion bags controlled by voltage gates
    Zhang, Zhiyu
    Xu, Min
    Jiang, Guiqian
    Zhang, Jinyu
    Meng, Dexiang
    Chen, Wenlong
    Chen, Yuliang
    Hu, Changjing
    JOURNAL OF APPLIED PHYSICS, 2022, 132 (11)
  • [29] High-density magnetoresistive random access memory operating at ultralow voltage at room temperature
    Hu, Jia-Mian
    Li, Zheng
    Chen, Long-Qing
    Nan, Ce-Wen
    NATURE COMMUNICATIONS, 2011, 2
  • [30] STUDY OF TURN-ON TEST METHOD FOR HIGH-VOLTAGE THYRISTOR VALVE
    KOBAYASHI, S
    TANABE, S
    ITOH, K
    IEEE TRANSACTIONS ON POWER DELIVERY, 1993, 8 (01) : 83 - 89