A prevenient voltage stress test method for high density memory

被引:0
|
作者
Yim, Jongsoo [1 ]
Kim, Gunbae [1 ]
Nam, Incheol [2 ]
Son, Sangki [2 ]
Lim, Jonghyoung [2 ]
Lee, Hwacheol [2 ]
Kang, Sangseok [2 ]
Kwak, Byungheon [2 ]
Lee, Jinseok [2 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul 120749, South Korea
[2] Samsung Elect, Memory Div, Hwasung, South Korea
关键词
D O I
10.1109/DELTA.2008.93
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The most effective acceleration factor of reliability is the high voltage stress. However high electric field generated on thin gate oxide transistors in nanometer technology becomes the uppermost limit. In this paper, an improved voltage stress method for DRAM with the 6F2 structure and the open bit line scheme is proposed to enhance the Early Life Failure Rates (ELFR) and the yield of package test. The proposed method reduces the degradation of transistors caused by a high voltage stress. Experimental results show that the proposed method improves the yield of package test and the characteristic of refresh, and avoids the degradation of transistors using voltage ramp stress (VRS).
引用
收藏
页码:516 / +
页数:2
相关论文
共 50 条
  • [1] High Voltage Test Circuit for Harmonic and Impulse Voltage Stress
    Knenicky, Martin
    Prochazka, Radek
    PROCEEDINGS OF THE 2015 16TH INTERNATIONAL SCIENTIFIC CONFERENCE ON ELECTRIC POWER ENGINEERING (EPE), 2015, : 377 - 380
  • [2] Chalcogenide selectors for low voltage and high density memory applications
    Ambrosi, Elia
    Wu, Cheng-Hsien
    Kuo, Cheng-Chen
    Hsu, Chen-Feng
    Lee, Heng-Yuan
    Lee, Tung-Ying
    Bao, Xinyu
    2024 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI TSA, 2024,
  • [4] A Method for Dividing Voltage Stress of High Voltage Class E Inverter
    Suetsugu, Tadashi
    Kuga, Shotaro
    Wei, Xiuqin
    2015 IEEE INTERNATIONAL TELECOMMUNICATIONS ENERGY CONFERENCE (INTELEC), 2015,
  • [5] A High Precision Threshold Voltage Readout Method for Flash Memory
    Yang, Bo
    Wu, Dong
    Huang, Da
    2016 5TH INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2016,
  • [6] Research on an EMC High and Low Voltage Coupling Test Method
    Ma, Junjie
    Xu, Zhe
    Zhang, Dengyu
    Li, Haipeng
    2021 JOINT IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, SIGNAL & POWER INTEGRITY, AND EMC EUROPE (EMC+SIPI AND EMC EUROPE), 2021, : 132 - 135
  • [7] An Efficient Test Architecture for Concurrent Over Voltage Stress Testing (OVST) of Logic and Memory
    Agrawal, Snehil
    Pandey, Kamlesh
    Kumar, Ravi Chandra Y.
    Jain, Anurag
    2021 IEEE INTERNATIONAL TEST CONFERENCE INDIA (ITC INDIA), 2021, : 46 - 51
  • [8] Deep groove method on high density optical disk memory
    Morita, S
    Nishiyama, M
    Furuta, M
    OPTICAL DATA STORAGE '97, 1997, 3109 : 167 - 172
  • [9] Deep grove method on high density optical disk memory
    Morita, S
    Nishiyama, M
    Furuta, M
    Iida, H
    Niwa, T
    ODS - 1997 OPTICAL DATA STORAGE TOPICAL MEETING, CONFERENCE DIGEST, 1997, : 92 - 93
  • [10] A high-efficiency threshold voltage distribution test method based on the reliability of 3D NAND flash memory
    Wei, Debao
    Chen, Xiaoyu
    Feng, Hua
    Qiao, Liyan
    Peng, Xiyuan
    MICROELECTRONICS RELIABILITY, 2020, 114