Energy-Efficient Hardware Architectures for Fast Polar Decoders

被引:38
|
作者
Ercan, Furkan [1 ]
Tonnellier, Thibaud [1 ]
Gross, Warren J. [1 ]
机构
[1] McGill Univ, Dept Elect & Comp Engn, Montreal, PQ H3A 0E9, Canada
关键词
Polar codes; 5G; energy efficiency; Fast-SSC; SCFlip; wireless communications; hardware implementation; SUCCESSIVE-CANCELLATION DECODER; ALGORITHM; TURBO; CODES;
D O I
10.1109/TCSI.2019.2942833
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Interest in polar codes has increased significantly upon their selection as a coding scheme for the 5(th) generation wireless communication standard (5G). While the research on polar code decoders mostly targets improved throughput, few implementations address energy consumption, which is critical for platforms that prioritize energy efficiency, such as massive machine-type communications (mMTC). In this work, we first propose a novel Fast-SSC decoder architecture that has novel architectural optimizations to reduce area, power, and energy consumption. Then, we extend our work to an energy-efficient implementation of the fast SC-Flip (SCF) decoder. We show that sorting a limited number of indices for extra decoding attempts is sufficient to practically match the performance of SCF, which enables employing a low-complexity sorter architecture. To our knowledge, the proposed SCF architecture is the first hardware realization of fast SCF decoding. Synthesis results targeting TSMC 65nm CMOS technology show that the proposed Fast-SSC decoder architecture is 18 more energy-efficient, has 14 less area and 30 less power consumption compared to state-of-the-art decoders in the literature. Compared to the state-of-the-art available SC-List (SCL) decoders that have equivalent error-correction performance, proposed Fast-SCF decoder is 29 faster while being $2.7\times $ more energy-efficient and 51 more area-efficient.
引用
收藏
页码:322 / 335
页数:14
相关论文
共 50 条
  • [21] Hardware Implementation of Successive-Cancellation Decoders for Polar Codes
    Camille Leroux
    Alexandre J. Raymond
    Gabi Sarkis
    Ido Tal
    Alexander Vardy
    Warren J. Gross
    Journal of Signal Processing Systems, 2012, 69 : 305 - 315
  • [22] A Review on Resource Efficient Polar Decoders-Present and Past
    Ananthakirupa, V. P. M. B. Aarthi Alias
    Indumathi, G.
    Ramesh, M.
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 117 - 121
  • [23] Efficient Hardware Realization of SC Polar Decoders Using Compound Pipelined Processing Units and Auxiliary Registers
    Ali, Yasir
    Xia, Yuanqing
    Manzoor, Tayyab
    Ali, Shahzad
    Abouhawwash, Mohamed
    Askar, S. S.
    Kumar, Amit Krishan
    Ma, Ruifeng
    IEEE ACCESS, 2024, 12 : 23808 - 23826
  • [24] Hardware Implementation of Successive-Cancellation Decoders for Polar Codes
    Leroux, Camille
    Raymond, Alexandre J.
    Sarkis, Gabi
    Tal, Ido
    Vardy, Alexander
    Gross, Warren J.
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2012, 69 (03): : 305 - 315
  • [25] High-Throughput and Energy-Efficient Belief Propagation Polar Code Decoder
    Abbas, Syed Mohsin
    Fan, YouZhe
    Chen, Ji
    Tsui, Chi-Ying
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (03) : 1098 - 1111
  • [26] On the design of energy-efficient hardware transactional memorysystems
    Gaona, E.
    Titos, R.
    Fernandez, J.
    Acacio, M. E.
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2013, 25 (06) : 862 - 880
  • [27] Fast List Decoders for Polar Codes
    Sarkis, Gabi
    Giard, Pascal
    Vardy, Alexander
    Thibeault, Claude
    Gross, Warren J.
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 2016, 34 (02) : 318 - 328
  • [28] Are SNNs Truly Energy-efficient? - A Hardware Perspective
    Bhattacharjee, Abhiroop
    Yin, Ruokai
    Moitra, Abhishek
    Panda, Priyadarshini
    2024 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP 2024), 2024, : 13311 - 13315
  • [29] Model-based Design of Hardware SC Polar Decoders for FPGAs
    Delomier, Yann
    Le Gal, Bertrand
    Crenne, Jeremie
    Jego, Christophe
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2020, 13 (02)
  • [30] Hardware and Energy-Efficient Stochastic LU Decomposition Scheme for MIMO Receivers
    Chen, Jienan
    Hu, Jianhao
    Zhou, Jiangyun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (04) : 1391 - 1401