Energy-Efficient Hardware Architectures for Fast Polar Decoders

被引:38
|
作者
Ercan, Furkan [1 ]
Tonnellier, Thibaud [1 ]
Gross, Warren J. [1 ]
机构
[1] McGill Univ, Dept Elect & Comp Engn, Montreal, PQ H3A 0E9, Canada
关键词
Polar codes; 5G; energy efficiency; Fast-SSC; SCFlip; wireless communications; hardware implementation; SUCCESSIVE-CANCELLATION DECODER; ALGORITHM; TURBO; CODES;
D O I
10.1109/TCSI.2019.2942833
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Interest in polar codes has increased significantly upon their selection as a coding scheme for the 5(th) generation wireless communication standard (5G). While the research on polar code decoders mostly targets improved throughput, few implementations address energy consumption, which is critical for platforms that prioritize energy efficiency, such as massive machine-type communications (mMTC). In this work, we first propose a novel Fast-SSC decoder architecture that has novel architectural optimizations to reduce area, power, and energy consumption. Then, we extend our work to an energy-efficient implementation of the fast SC-Flip (SCF) decoder. We show that sorting a limited number of indices for extra decoding attempts is sufficient to practically match the performance of SCF, which enables employing a low-complexity sorter architecture. To our knowledge, the proposed SCF architecture is the first hardware realization of fast SCF decoding. Synthesis results targeting TSMC 65nm CMOS technology show that the proposed Fast-SSC decoder architecture is 18 more energy-efficient, has 14 less area and 30 less power consumption compared to state-of-the-art decoders in the literature. Compared to the state-of-the-art available SC-List (SCL) decoders that have equivalent error-correction performance, proposed Fast-SCF decoder is 29 faster while being $2.7\times $ more energy-efficient and 51 more area-efficient.
引用
收藏
页码:322 / 335
页数:14
相关论文
共 50 条
  • [11] Memory-Efficient Polar Decoders
    Hashemi, Seyyed Ali
    Condo, Carlo
    Ercan, Furkan
    Gross, Warren J.
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2017, 7 (04) : 604 - 615
  • [12] Implementation of Ultra-Fast Polar Decoders
    Rezaei, Hossein
    Ranasinghe, Vismika
    Rajatheva, Nandana
    Latva-aho, Matti
    Park, Giyoon
    Park, Ok-Sun
    2022 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS WORKSHOPS (ICC WORKSHOPS), 2022, : 235 - 241
  • [13] Hardware Efficient Successive-Cancellation Polar Decoders Using Approximate Computing
    Yan, Chenggang
    Cui, Yuxuan
    Chen, Ke
    Wu, Bi
    Liu, Weiqiang
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2023, 13 (01) : 189 - 200
  • [14] Fast and Flexible Software Polar List Decoders
    Leonardon, Mathieu
    Cassagne, Adrien
    Leroux, Camille
    Jego, Christophe
    Hamelin, Louis-Philippe
    Savaria, Yvon
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2019, 91 (08): : 937 - 952
  • [15] Early Stopping Criteria for Energy-Efficient Low-Latency Belief-Propagation Polar Code Decoders
    Yuan, Bo
    Parhi, Keshab K.
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2014, 62 (24) : 6496 - 6506
  • [16] Energy-Efficient 8-Point DCT Approximations: Theory and Hardware Architectures
    Cintra, Renato J.
    Bayer, Fabio M.
    Coutinho, Vitor A.
    Kulasekera, Sunera
    Madanayake, Arjuna
    Leite, Andre
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2016, 35 (11) : 4009 - 4029
  • [17] Energy-Efficient Gear-Shift LDPC Decoders
    Cushon, Kevin
    Hemati, Saied
    Mannor, Shie
    Gross, Warren J.
    PROCEEDINGS OF THE 2014 IEEE 25TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 2014), 2014, : 219 - 223
  • [18] Energy-Efficient Hardware Data Prefetching
    Guo, Yao
    Narayanan, Pritish
    Bennaser, Mahmoud Abdullah
    Chheda, Saurabh
    Moritz, Csaba Andras
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (02) : 250 - 263
  • [19] Easy, Fast, and Energy-Efficient Object Detection on Heterogeneous On-Chip Architectures
    Totoni, Ehsan
    Dikmen, Mert
    Garzaran, Maria Jesus
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2013, 10 (04)
  • [20] Architectures for Polar BP Decoders using Folding
    Yuan, Bo
    Parhi, Keshab K.
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 205 - 208