Multi-stage dual replica bit-line delay technique for process-variation-robust timing of low voltage SRAM sense amplifier

被引:3
|
作者
Tan, Shou-biao [1 ]
Lu, Wen-juan [1 ]
Peng, Chun-yu [1 ]
Li, Zheng-ping [1 ]
Tao, You-wu [1 ]
Chen, Jun-ning [1 ]
机构
[1] Anhui Univ, Sch Elect & Informat Engn, Hefei 230601, Peoples R China
基金
中国国家自然科学基金;
关键词
Process-variation-robust; Sense amplifier (SA); Replica bit-line (RBL) delay; Timing variation;
D O I
10.1631/FITEE.1400439
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A multi-stage dual replica bit-line delay (MDRBD) technique is proposed for reducing access time by suppressing the sense-amplifier enable (SAE) timing variation of low voltage static random-access memory (SRAM) applications. Compared with the traditional technique, this strategy, using statistical theory, reduces the timing variation by using multi-stage ideas, meanwhile doubling the replica bit-line (RBL) capacitance and discharge path simultaneously in each stage. At a supply voltage of 0.6 V, the simulation results show that the standard deviations of the SAE timing and cycle time with the proposed technique are 69.2% and 47.2%, respectively, smaller than that with a conventional RBL delay technique in TSMC 65 nm CMOS technology (Taiwan Semiconductor Manufacturing Company, Taiwan).
引用
收藏
页码:700 / 706
页数:7
相关论文
共 8 条
  • [1] Multi-stage dual replica bit-line delay technique for process-variation-robust timing of low voltage SRAM sense amplifier
    Shou-biao Tan
    Wen-juan Lu
    Chun-yu Peng
    Zheng-ping Li
    You-wu Tao
    Jun-ning Chen
    Frontiers of Information Technology & Electronic Engineering, 2015, 16 : 700 - 706
  • [2] An area-efficient dual replica-bitline delay technique for process-variation-tolerant low voltage SRAM sense amplifier timing
    Li, Yi
    Wen, Liang
    Zhang, Yuejun
    Cheng, Xu
    Han, Jun
    Yu, Zhiyi
    Zeng, Xiaoyang
    IEICE ELECTRONICS EXPRESS, 2014, 11 (03):
  • [3] Variation-tolerant Timing Tracking Scheme for SRAM sense amplifier Based on Multi-Stage Dual RBL Delay Technique
    Shang Fengyi
    Peng Chunyu
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON CHEMICAL, MATERIAL AND FOOD ENGINEERING, 2015, 22 : 847 - 850
  • [4] A novel cascade control replica-bitline delay technique for reducing timing process-variation of SRAM sense amplifier
    Peng, Chunyu
    Tao, Youwu
    Lu, Wenjuan
    Li, Zhengping
    Ji, Xinchun
    Yan, Jinlong
    Chen, Junning
    IEICE ELECTRONICS EXPRESS, 2015, 12 (05):
  • [5] A low leakage substrate bias-assisted technique for low voltage dual bit-line SRAM
    Pandey, Sujata
    Kumar, Saket
    Bhatnagar, Vipul
    Sharma, Richa
    basha, D. Baba
    Dhiman, Preeti
    COMPUTERS & ELECTRICAL ENGINEERING, 2022, 102
  • [6] A 40-nm Low-power SRAM with Multi-stage Replica-bitline Technique for Reducing Timing Variation
    Komatsu, Shigenobu
    Yamaoka, Masanao
    Morimoto, Masao
    Maeda, Noriaki
    Shimazaki, Yasuhisa
    Osada, Kenichi
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 701 - +
  • [7] A new dual asymmetric bit-line sense amplifier for low-voltage dynamic random access memory
    Noh, Kyong Jun
    Kim, Jung Han
    Lee, Cheol Ha
    Cho, Jun Dong
    IEICE ELECTRONICS EXPRESS, 2013, 10 (18):
  • [8] A Multiple-Stage Parallel Replica-Bitline Delay Addition Technique for Reducing Timing Variation of SRAM Sense Amplifiers
    Wu, JianHui
    Zhu, JiaFeng
    Xia, YingCheng
    Bai, Na
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (04) : 264 - 268