Temperature-Aware Placement and Routing Algorithm Targeting 3D FPGAs

被引:0
|
作者
Siozios, Kostas [1 ]
Soudris, Dimitrios [1 ]
机构
[1] NTUA, Sch Elect & Comp Engn, Athens 15780, Greece
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In current reconfigurable architectures, the interconnect structures increasingly contribute to the delay and power consumption budget. The demand for increased clock frequencies and logic availability (smaller area foot print) makes the problem even more important, leading among others to rapid elevation in power density. Three-dimensional (3D) architectures are able to alleviate this problem by accommodating a number of functional layers, each of which might be fabricated in different technology. Since power consumption is a critical challenge for implementing applications onto reconfigurable hardware, a novel temperature-aware placement and routing (P&R) algorithm targeting 3D FPGAs, is introduced. The proposed algorithm achieves to redistribute the switched capacitance over identical hardware resources in a rather "balanced" profile, reducing among others the number of hotspot regions, the maximal values of power sources at hotspots, as well as the percentage of device area that consumes high power. For evaluation purposes, the proposed approach is realized as a new CAD tool, named 3DPRO (3D-Placement-and-Routing-Optimization), which is part of the complete framework, named 3D MEANDER. Comparing to alternative solutions, the proposed one reduces the percentage of silicon area that operates under high power by 63%, while it leads to energy savings (about 9%), with an almost negligible penalty in application's delay ranging from 1% up to 5%.
引用
收藏
页码:211 / 231
页数:21
相关论文
共 50 条
  • [1] A Power-Aware Placement and Routing Algorithm Targeting 3D FPGAs
    Siozios, Kostas
    Soudris, Dimitrios
    JOURNAL OF LOW POWER ELECTRONICS, 2008, 4 (03) : 275 - 289
  • [2] A novel methodology for temperature-aware placement and routing of FPGAs
    Siozios, Kostas
    Soudris, Dimitrios
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2007, : 55 - +
  • [3] Temperature-aware routing in 3D ICs*
    Zhang, Tianpei
    Zhan, Yong
    Sapatnekar, Sachin S.
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 309 - 314
  • [4] TAPAS: Temperature-aware Adaptive Placement for 3D Stacked Hybrid Caches
    Beigi, Majed Valad
    Memik, Gokhan
    MEMSYS 2016: PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON MEMORY SYSTEMS, 2016, : 415 - 426
  • [5] Temperature-aware global placement
    Obermeier, B
    Johannes, FM
    ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 143 - 148
  • [6] Temperature-aware placement for SOCs
    Tsai, Jeng-Liang
    Chen, Charlie Chung-Ping
    Chen, Guoqiang
    Goplen, Brent
    Qian, Haifeng
    Zhan, Yong
    Kang, Sung-Mo
    Wong, Martin D. F.
    Sapatnekar, Sachin S.
    PROCEEDINGS OF THE IEEE, 2006, 94 (08) : 1502 - 1518
  • [7] Temperature-Aware Floorplanning for Fixed-Outline 3D ICs
    Ni, Tianming
    Chang, Hao
    Zhu, Shidong
    Lu, Lin
    Li, Xueyun
    Xu, Qi
    Liang, Huaguo
    Huang, Zhengfeng
    IEEE ACCESS, 2019, 7 : 139787 - 139794
  • [8] TherWare: Thermal-Aware Placement and Routing Framework for 3D FPGAs with Location-Based Heat Balance
    Huang, Ya-Shih
    Chang, Han-Yuan
    Huang, Juinn-Dar
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2015, E98A (08) : 1796 - 1805
  • [9] Exploration of temperature-aware refresh schemes for 3D stacked eDRAM caches
    Gong, Young-Ho
    Kim, Jae Min
    Lim, Sung Kyu
    Chung, Sung Woo
    MICROPROCESSORS AND MICROSYSTEMS, 2016, 42 : 100 - 112
  • [10] Temperature-aware routing protocol for Intrabody Nanonetworks
    Javaid, Shumaila
    Wu, Zhenqiang
    Hamid, Zara
    Zeadally, Sherali
    Fahim, Hamza
    Journal of Network and Computer Applications, 2021, 183-184