Generation of emulation platforms for NoC exploration on FPGA

被引:0
作者
Tan, Junyan [1 ]
Fresse, Virginie [1 ]
Rousseau, Frederic
机构
[1] Univ Lyon, Univ St Etienne, Hubert Curien Lab, UMR 5516,CNRS, F-42000 St Etienne, France
来源
2011 22ND IEEE INTERNATIONAL SYMPOSIUM ON RAPID SYSTEM PROTOTYPING (RSP) | 2011年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
NoC (Network on Chip) architecture exploration is an up to date problem with today's multimedia applications and platforms. The presented methodology gives a solution to easily evaluate timing and resource performances tuning several architectural parameters, in order to find the appropriate NoC architecture with a unique emulation platform. In this paper, a design flow that generates NoC-based emulation platforms on FPGA is presented. From specified traffic scenarios, our tool automatically inserts appropriate IP blocks (emulation blocks and routing algorithm) and generates an RTL NoC model with specific and tunable components that is synthesized on FPGA.
引用
收藏
页码:186 / 192
页数:7
相关论文
共 16 条
  • [1] Al-Hashimi B. M., 2006, CIRCUITS DEVICES SYS
  • [2] [Anonymous], DATE
  • [3] Benini L., 2006, DATE
  • [4] NoCGEN: A template based reuse methodology for networks on chip architecture
    Chan, J
    Parameswaran, S
    [J]. 17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 717 - 720
  • [5] Chan J., 2004, P ICVLSI
  • [6] Chan J., 2004, VLSI DESIGN
  • [7] Hilton C., 2005, FIELD PROGRAMMABLE L
  • [8] Jalabert A., 2004, DATE
  • [9] Krasteva Yana E., 2008, 2008 International Conference on Reconfigurable Computing and FPGAs (ReConFig), P211, DOI 10.1109/ReConFig.2008.74
  • [10] aSOC: A scalable, single-chip communications architecture
    Liang, J
    Swaminathan, S
    Tessier, R
    [J]. 2000 INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES, PROCEEDINGS, 2000, : 37 - 46