Efficient BIST TPG design and test set compaction via input reduction

被引:46
作者
Chen, CA [1 ]
Gupta, SK [1 ]
机构
[1] Univ So Calif, Dept Elect Engn Syst, Los Angeles, CA 90089 USA
基金
美国国家科学基金会;
关键词
built-in self-test; pseudoexhaustive testing; scan chain design; test pattern generators; test set compaction;
D O I
10.1109/43.712101
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new technique called input reduction is proposed for built-in self test (BIST) test pattern generator (TPG) design and test set compaction. This technique analyzes the circuit function and identifies sets of compatible and inversely compatible inputs. Inputs in each set can be combined into a test signal in the test mode without sacrificing fault coverage, even if they belong to the same circuit cone. The test signals are used to design BIST TPG's that guarantee the detection of all detectable stuck-at faults in practical test lengths. A deterministic test set generated for the reduced circuit obtained by combining inputs into test signals is usually more compact than that generated for the original circuit, Experimental results show that BIST TPG's based on input reduction achieve complete stuck-at fault coverage in practical test lengths (less than or equal to 2(30)) for many benchmark circuits. These are achieved with low area overhead and performance penalty to the circuit under test. Results also show that the memory storage and test application time for external testing using deterministic test sets can be reduced by as much as 85%.
引用
收藏
页码:692 / 705
页数:14
相关论文
共 25 条
[1]  
Abramovici M., 1992, Proceedings International Test Conference 1992 (Cat. No.92CH3191-4), P807, DOI 10.1109/TEST.1992.527904
[2]  
Abramovici M, 1990, DIGITAL SYSTEMS TEST
[3]  
AKERS SB, 1985, P 15 INT S FAULT TOL, P148
[4]  
[Anonymous], 1989, SYSTEMS ISCAS
[5]  
[Anonymous], P INT TEST C
[6]  
BARDELL PH, 1987, BUILT IN TEST VLSI P
[7]  
Brglez F., 1985, P IEEE INT S CIRC SY, P663
[8]  
CHEN CA, 1996, 9620 CENG U SO CAL D
[9]  
CHIANG CH, 1994, P IEEE INT C COMP AI
[10]   ON NECESSARY AND NONCONFLICTING ASSIGNMENTS IN ALGORITHMIC TEST PATTERN GENERATION [J].
COX, H ;
RAJSKI, J .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1994, 13 (04) :515-530