Network on Chip Based Multi-function Image Processing System using FPGA.

被引:0
作者
Dave, Zalak [1 ]
Dhote, Shivank [2 ]
Joshi, Jonathan [1 ]
Gore, Ganesh [1 ]
Joshi, Jonathan [1 ]
Tambe, Abhay [3 ]
Gengaje, Sachin [4 ]
机构
[1] Eduvance, Mumbai, Maharashtra, India
[2] VIT, Elect Engn, Mumbai, Maharashtra, India
[3] Reanu Microelect Pvt Ltd, Pune, Maharashtra, India
[4] Walchand Inst Technol, Solapur, India
来源
2015 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI) | 2015年
关键词
Networks on Chip; FPGA; Image Processing;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Multifunction parallel image processing systems use standard buses to do inter core communication. Faster and scalable approaches are needed to improve the throughput of the system, but for data heavy applications like Image Processing (IP) algorithms there is a need for constant data transfer between different functional blocks on chip. The solution would either be hardwired buses or controlled communication. Networks-On-Chip (NoC) present a systematic solution, and can succeed a hardwired bus solution in a scalable form. This paper presents a multi-function image processing system prototyped on a single reconfigurable platform. The different IP cores have been implemented keeping in mind on-the-fly processing times and frame rates. The different modules are interconnected using a Torus architecture NoC with an information heavy packet structure and capable of addressing multiple nodes simultaneously. The implementation was done using a low cost Spartan 6 FPGA. Frame rates for standard sizes and chip utilization has been reported.
引用
收藏
页码:488 / 492
页数:5
相关论文
共 15 条
[1]  
Basvaraj T, 2013, THESIS
[2]   Networks on chips: A new SoC paradigm [J].
Benini, L ;
De Micheli, G .
COMPUTER, 2002, 35 (01) :70-+
[3]  
Bosi B., 1999, IEEE T VLSI SYSTEMS, V7
[4]  
Dally W., 1992, IEEE T PARALL DISTR, V3, P60
[5]  
Dally WJ, 2001, DES AUT CON, P684, DOI 10.1109/DAC.2001.935594
[6]  
Gonzalez R.C., 2005, Digital image processing
[7]  
Joshi, 2006, P 49 IEEE MWCAS 2006, P475
[8]  
Joshi, 2007, P MIDW S CIRC SYST, P1257
[9]  
Mai K, 2000, PROCEEDING OF THE 27TH INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, P161, DOI [10.1145/342001.339673, 10.1109/ISCA.2000.854387]
[10]  
Marescaux T, 2002, LECT NOTES COMPUT SC, V2438, P795