A 25 MHz Bandwidth 5th-Order Continuous-Time Low-Pass Sigma-Delta Modulator With 67.7 dB SNDR Using Time-Domain Quantization and Feedback

被引:38
作者
Lu, Cho-Ying [1 ]
Onabajo, Marvin [1 ]
Gadde, Venkata [1 ]
Lo, Yung-Chung [1 ]
Chen, Hsien-Pu [1 ]
Periasamy, Vijayaramalingam [1 ]
Silva-Martinez, Jose [1 ]
机构
[1] Texas A&M Univ, Dept Elect & Comp Engn, Analog & Mixed Signal Ctr, College Stn, TX 77843 USA
关键词
Analog-to-digital conversion; broadband radio receivers; continuous-time sigma-delta modulation; injection-locked frequency divider; pulse-width modulated digital-to-analog converter; time-to-digital conversion; two-step quantizer; HIGH-SPEED; ADC; 12-BIT;
D O I
10.1109/JSSC.2010.2050942
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper introduces a continuous-time low-pass sigma-delta modulator operating with a seven-phase 400 MHz clocking scheme to control time-based processing in the 3-bit two-step quantizer and main digital-to-analog converter (DAC). An on-chip voltage-controlled oscillator and a complementary injection-locked frequency divider are utilized for low-jitter clock signal generation with multiple phases, allowing 3-bit pulse-width modulated feedback with a single-element DAC to avoid performance degradation from unit element mismatch problems associated with conventional multi-bit DACs. Fabricated in a standard 0.18 mu m CMOS technology, the 5th-order modulator achieves a peak SNDR of 67.7 dB in 25 MHz bandwidth, consumes 48 mW from a 1.8 V supply, and occupies a die area of 2.6 mm(2). The modulator has a measured SFDR of 78 dB and in-band IM3 under -72 dB with -2 dBFS two-tone signal power.
引用
收藏
页码:1795 / 1808
页数:14
相关论文
共 35 条
[11]   A 10-BIT 5-MSAMPLE/S CMOS 2-STEP FLASH ADC [J].
DOERNBERG, J ;
GRAY, PR ;
HODGES, DA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (02) :241-249
[12]   A 1 GHz Bandwidth Low-Pass ΔΣ ADC With 20-50 GHz Adjustable Sampling Rate [J].
Hart, Adam ;
Voinigescu, Sorin R. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (05) :1401-1414
[13]  
Henkel F, 2003, PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, P1029
[14]  
Holmes D. G., 2003, Pulse Width Modulation for Power Convert- ers: Principles and Practice, V18
[15]  
Kashmiri Mahdi, 2009, 2009 16th IEEE International Conference on Electronics, Circuits and Systems (ICECS 2009), P49, DOI 10.1109/ICECS.2009.5410950
[16]  
Lo YC, 2009, IEEE CUST INTEGR CIR, P259, DOI 10.1109/CICC.2009.5280853
[17]  
LU CY, 2010, THESIS TEXAS A M U C
[18]  
Malla P., 2008, ISSCC DIG TECHN PAPE, P496
[19]   A Fifth-Order Continuous-Time Delta-Sigma Modulator With Single-Opamp Resonator [J].
Matsukawa, Kazuo ;
Mitani, Yosuke ;
Takayama, Masao ;
Obata, Koji ;
Dosho, Shiro ;
Matsuzawa, Akira .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) :697-706
[20]   Dynamics and Performance Modeling of Multi-Stage Manufacturing Systems using Nonlinear Stochastic Differential Equations [J].
Mittal, Utkarsh ;
Yang, Hui ;
Bukkapatnam, Satish T. S. ;
Barajas, Leandro G. .
2008 IEEE INTERNATIONAL CONFERENCE ON AUTOMATION SCIENCE AND ENGINEERING, VOLS 1 AND 2, 2008, :498-+