A 25 MHz Bandwidth 5th-Order Continuous-Time Low-Pass Sigma-Delta Modulator With 67.7 dB SNDR Using Time-Domain Quantization and Feedback

被引:38
作者
Lu, Cho-Ying [1 ]
Onabajo, Marvin [1 ]
Gadde, Venkata [1 ]
Lo, Yung-Chung [1 ]
Chen, Hsien-Pu [1 ]
Periasamy, Vijayaramalingam [1 ]
Silva-Martinez, Jose [1 ]
机构
[1] Texas A&M Univ, Dept Elect & Comp Engn, Analog & Mixed Signal Ctr, College Stn, TX 77843 USA
关键词
Analog-to-digital conversion; broadband radio receivers; continuous-time sigma-delta modulation; injection-locked frequency divider; pulse-width modulated digital-to-analog converter; time-to-digital conversion; two-step quantizer; HIGH-SPEED; ADC; 12-BIT;
D O I
10.1109/JSSC.2010.2050942
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper introduces a continuous-time low-pass sigma-delta modulator operating with a seven-phase 400 MHz clocking scheme to control time-based processing in the 3-bit two-step quantizer and main digital-to-analog converter (DAC). An on-chip voltage-controlled oscillator and a complementary injection-locked frequency divider are utilized for low-jitter clock signal generation with multiple phases, allowing 3-bit pulse-width modulated feedback with a single-element DAC to avoid performance degradation from unit element mismatch problems associated with conventional multi-bit DACs. Fabricated in a standard 0.18 mu m CMOS technology, the 5th-order modulator achieves a peak SNDR of 67.7 dB in 25 MHz bandwidth, consumes 48 mW from a 1.8 V supply, and occupies a die area of 2.6 mm(2). The modulator has a measured SFDR of 78 dB and in-band IM3 under -72 dB with -2 dBFS two-tone signal power.
引用
收藏
页码:1795 / 1808
页数:14
相关论文
共 35 条