Breakdown Analysis of Magnetic Flip-Flop With 28-nm UTBB FDSOI Technology

被引:9
作者
Cai, Hao [1 ]
Wang, You [1 ]
Naviner, Lirida Alves de Barros [1 ]
Zhao, Weisheng [2 ,3 ]
机构
[1] Telecom ParisTech, Inst Mines Telecom, Dept Commun & Elect, LTCI,CNRS,UMR 5141, F-75634 Paris, France
[2] Beihang Univ, Sch Elect & Informat Engn, Beijing 100191, Peoples R China
[3] Beihang Univ, Spintron Interdisciplinary Ctr, Beijing 100191, Peoples R China
关键词
Dielectric breakdown analysis; 28-nm fully depleted silicon-on-insulator (FDSOI) CMOS; magnetic tunnel junction (MTJ); nonvolatile magnetic flip-flop (NV-MFF); logic-in-memory; TUNNEL-JUNCTION; COMPACT MODEL; RELIABILITY; AMPLIFIER; DESIGN;
D O I
10.1109/TDMR.2016.2584140
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Dielectric breakdown behaviors of high-performance nonvolatile magnetic flip-flop (NV-MFF) are investigated in this paper. Hybrid magnetic-CMOS flip-flop is implemented based on the spin torque transfer magnetic tunnel junction (MTJ) and 28-nm ultrathin body and buried oxide fully depleted silicon-on-insulator (FDSOI) technology. Transistor high-kappa metal-gate dielectric stacks and MTJ oxide barrier (MgO) are impacted by time-dependent oxide breakdown, which is shown by circuit-level characterizations: soft-breakdown as performance fluctuation/degradation and hard-breakdown as functional failure. We present the cumulative distribution of breakdown probability of both FDSOI CMOS transistors and MTJ devices. The traditional ohmic breakdown model is applied to evaluate circuit sensitivity to breakdown events. A quantitative analysis is performed considering the breakdown spots in the NV-MFF circuit. The increased gate current density (Delta I-g/WL) aggravates breakdown severity. Simulation results demonstrate both soft and hard breakdown behaviors in different building blocks, e.g., latency degradation in sense amplifier and output level degradation in other digital circuits. Results show that the oxide breakdown in the NV-MFF circuit is in accordance with the weakest link characteristic, as well as the area dependence.
引用
收藏
页码:376 / 383
页数:8
相关论文
共 50 条
[31]   Design and performance analysis of optical microring resonator based J - K flip-flop [J].
Verma, Nidhi ;
Mandal, Sanjoy .
OPTICAL ENGINEERING, 2017, 56 (03)
[32]   A Non-Redundant Low-Power Flip Flop with Stacked Transistors in a 65 nm Thin BOX FDSOI Process [J].
Maruoka, Haruki ;
Hifumi, Masashi ;
Furuta, Jun ;
Kobayashi, Kazutoshi .
2016 16TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS (RADECS), 2016,
[33]   POWER ENERGY AND POWER AREA PRODUCT SIMULATION ANALYSIS OF MASTER-SLAVE FLIP-FLOP [J].
Nagarajan, Sathiyaraj Pandian ;
Kavitha, Thandabani ;
Kumar, Nagarajan Ashok ;
Edward, Alexander Shirly .
REVUE ROUMAINE DES SCIENCES TECHNIQUES-SERIE ELECTROTECHNIQUE ET ENERGETIQUE, 2023, 68 (04) :325-330
[34]   A Low-Power High-Speed Sense-Amplifier-Based Flip-Flop in 55 nm MTCMOS [J].
You, Heng ;
Yuan, Jia ;
Tang, Weidi ;
Yu, Zenghui ;
Qiao, Shushan .
ELECTRONICS, 2020, 9 (05)
[35]   A 124-184 GHz Amplifier Using Slow-wave Transmission lines in 28-nm FDSOI CMOS Process [J].
Parveg, Dristy ;
Karaca, Denizhan ;
Varonen, Mikko ;
Vandati, Ali ;
Halonen, Kari A. I. .
2016 GLOBAL SYMPOSIUM ON MILLIMETER WAVES (GSMM) & ESA WORKSHOP ON MILLIMETRE-WAVE TECHNOLOGY AND APPLICATIONS, 2016, :48-51
[36]   A Fully Differential Analog Front-End for Signal Processing from EMG Sensor in 28 nm FDSOI Technology [J].
Kledrowetz, Vilem ;
Prokop, Roman ;
Fujcik, Lukas ;
Haze, Jiri .
SENSORS, 2023, 23 (07)
[37]   NVLCFF: An Energy-Efficient Magnetic Nonvolatile Level Converter Flip-Flop for Ultra-Low-Power Design [J].
Mehrdad Morsali ;
Mohammad Hossein Moaiyeri .
Circuits, Systems, and Signal Processing, 2020, 39 :2841-2859
[38]   An 8T SRAM With On-Chip Dynamic Reliability Management and Two-Phase Write Operation in 28-nm FDSOI [J].
Lee, Zhao Chuan ;
Siddiqui, M. Sultan M. ;
Kong, Zhi-Hui ;
Kim, Tony Tae-Hyoung .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (07) :2091-2101
[39]   NVLCFF: An Energy-Efficient Magnetic Nonvolatile Level Converter Flip-Flop for Ultra-Low-Power Design [J].
Morsali, Mehrdad ;
Moaiyeri, Mohammad Hossein .
CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2020, 39 (06) :2841-2859
[40]   Implementation of Aging Mechanism Analysis and Prediction for XILINX 7-Series FPGAs with a 28-nm Process [J].
Li, Zeyu ;
Huang, Zhao ;
Wang, Quan ;
Wang, Junjie ;
Luo, Nan .
SENSORS, 2022, 22 (12)