共 50 条
[32]
A Non-Redundant Low-Power Flip Flop with Stacked Transistors in a 65 nm Thin BOX FDSOI Process
[J].
2016 16TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS (RADECS),
2016,
[33]
POWER ENERGY AND POWER AREA PRODUCT SIMULATION ANALYSIS OF MASTER-SLAVE FLIP-FLOP
[J].
REVUE ROUMAINE DES SCIENCES TECHNIQUES-SERIE ELECTROTECHNIQUE ET ENERGETIQUE,
2023, 68 (04)
:325-330
[35]
A 124-184 GHz Amplifier Using Slow-wave Transmission lines in 28-nm FDSOI CMOS Process
[J].
2016 GLOBAL SYMPOSIUM ON MILLIMETER WAVES (GSMM) & ESA WORKSHOP ON MILLIMETRE-WAVE TECHNOLOGY AND APPLICATIONS,
2016,
:48-51
[37]
NVLCFF: An Energy-Efficient Magnetic Nonvolatile Level Converter Flip-Flop for Ultra-Low-Power Design
[J].
Circuits, Systems, and Signal Processing,
2020, 39
:2841-2859