共 50 条
- [21] A Synchronized 35 GHz Divide-by-5 TSPC Flip-Flop Clock Divider in 22 nm FDSOI 2023 ASIA-PACIFIC MICROWAVE CONFERENCE, APMC, 2023, : 212 - 214
- [24] Analysis and Synthesis of a Flip-Flop Comparator Measurement Techniques, 2002, 45 : 1175 - 1182
- [25] Analysis and synthesis of a flip-flop comparator MEASUREMENT TECHNIQUES, 2002, 45 (11) : 1175 - 1182
- [26] Clock gated static pulsed flip-flop (CGSPFF) in sub 100 nm technology IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2006, : 373 - +
- [27] Double edge triggered feedback flip-flop in sub 100nm technology ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 297 - 302
- [28] Exploring Well Configurations for Voltage Level Converter Design in 28nm UTBB FDSOI technology 2015 33RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2015, : 499 - 504
- [29] 28-nm Bulk and FDSOI Cryogenic MOSFET (Invited Paper) PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 45 - 46
- [30] A Cryo-CMOS Voltage Reference in 28-nm FDSOI IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 186 - 189