Breakdown Analysis of Magnetic Flip-Flop With 28-nm UTBB FDSOI Technology

被引:9
|
作者
Cai, Hao [1 ]
Wang, You [1 ]
Naviner, Lirida Alves de Barros [1 ]
Zhao, Weisheng [2 ,3 ]
机构
[1] Telecom ParisTech, Inst Mines Telecom, Dept Commun & Elect, LTCI,CNRS,UMR 5141, F-75634 Paris, France
[2] Beihang Univ, Sch Elect & Informat Engn, Beijing 100191, Peoples R China
[3] Beihang Univ, Spintron Interdisciplinary Ctr, Beijing 100191, Peoples R China
关键词
Dielectric breakdown analysis; 28-nm fully depleted silicon-on-insulator (FDSOI) CMOS; magnetic tunnel junction (MTJ); nonvolatile magnetic flip-flop (NV-MFF); logic-in-memory; TUNNEL-JUNCTION; COMPACT MODEL; RELIABILITY; AMPLIFIER; DESIGN;
D O I
10.1109/TDMR.2016.2584140
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Dielectric breakdown behaviors of high-performance nonvolatile magnetic flip-flop (NV-MFF) are investigated in this paper. Hybrid magnetic-CMOS flip-flop is implemented based on the spin torque transfer magnetic tunnel junction (MTJ) and 28-nm ultrathin body and buried oxide fully depleted silicon-on-insulator (FDSOI) technology. Transistor high-kappa metal-gate dielectric stacks and MTJ oxide barrier (MgO) are impacted by time-dependent oxide breakdown, which is shown by circuit-level characterizations: soft-breakdown as performance fluctuation/degradation and hard-breakdown as functional failure. We present the cumulative distribution of breakdown probability of both FDSOI CMOS transistors and MTJ devices. The traditional ohmic breakdown model is applied to evaluate circuit sensitivity to breakdown events. A quantitative analysis is performed considering the breakdown spots in the NV-MFF circuit. The increased gate current density (Delta I-g/WL) aggravates breakdown severity. Simulation results demonstrate both soft and hard breakdown behaviors in different building blocks, e.g., latency degradation in sense amplifier and output level degradation in other digital circuits. Results show that the oxide breakdown in the NV-MFF circuit is in accordance with the weakest link characteristic, as well as the area dependence.
引用
收藏
页码:376 / 383
页数:8
相关论文
共 50 条
  • [21] A Synchronized 35 GHz Divide-by-5 TSPC Flip-Flop Clock Divider in 22 nm FDSOI
    Probst, Florian
    Engelmann, Andre
    Weigel, Robert
    2023 ASIA-PACIFIC MICROWAVE CONFERENCE, APMC, 2023, : 212 - 214
  • [22] A 65 nm Temporally Hardened Flip-Flop Circuit
    Li, Y. -Q.
    Wang, H. -B.
    Liu, Rui
    Chen, Li
    Nofal, Issam
    Chen, Q. -Y.
    He, A. -L.
    Guo, Gang
    Baeg, Sang H.
    Wen, Shi-Jie
    Wong, Richard
    Wu, Qiong
    Chen, Mo
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2016, 63 (06) : 2934 - 2940
  • [23] Closed-Form Analysis of Metastability Voltage in 28-nm UTBB FD-SOI CMOS Technology
    Olivera, Fabian
    Petraglia, Antonio
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (04) : 625 - 629
  • [24] Analysis and Synthesis of a Flip-Flop Comparator
    E. V. Krekhov
    I. V. Krekhov
    Measurement Techniques, 2002, 45 : 1175 - 1182
  • [25] Analysis and synthesis of a flip-flop comparator
    Krekhov, EV
    Krekhov, IV
    MEASUREMENT TECHNIQUES, 2002, 45 (11) : 1175 - 1182
  • [26] Clock gated static pulsed flip-flop (CGSPFF) in sub 100 nm technology
    Seyedi, A. S.
    Rasouli, S. H.
    Amirabadi, A.
    Afzali-Kusha, A.
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2006, : 373 - +
  • [27] Double edge triggered feedback flip-flop in sub 100nm technology
    Rasouli, S. H.
    Amirabadi, A.
    Seyedi, A.
    Afkah-Kusha, A.
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 297 - 302
  • [28] Exploring Well Configurations for Voltage Level Converter Design in 28nm UTBB FDSOI technology
    Corsonello, Pasquale
    Perri, Stefania
    Frustaci, Fabio
    2015 33RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2015, : 499 - 504
  • [29] 28-nm Bulk and FDSOI Cryogenic MOSFET (Invited Paper)
    Beckers, Arnout
    Jazaeri, Farzan
    Enz, Christian
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 45 - 46
  • [30] A Cryo-CMOS Voltage Reference in 28-nm FDSOI
    Yang, Yuanyuan
    Das, Kushal
    Moini, Alireza
    Reilly, David J.
    IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 186 - 189