Breakdown Analysis of Magnetic Flip-Flop With 28-nm UTBB FDSOI Technology

被引:9
作者
Cai, Hao [1 ]
Wang, You [1 ]
Naviner, Lirida Alves de Barros [1 ]
Zhao, Weisheng [2 ,3 ]
机构
[1] Telecom ParisTech, Inst Mines Telecom, Dept Commun & Elect, LTCI,CNRS,UMR 5141, F-75634 Paris, France
[2] Beihang Univ, Sch Elect & Informat Engn, Beijing 100191, Peoples R China
[3] Beihang Univ, Spintron Interdisciplinary Ctr, Beijing 100191, Peoples R China
关键词
Dielectric breakdown analysis; 28-nm fully depleted silicon-on-insulator (FDSOI) CMOS; magnetic tunnel junction (MTJ); nonvolatile magnetic flip-flop (NV-MFF); logic-in-memory; TUNNEL-JUNCTION; COMPACT MODEL; RELIABILITY; AMPLIFIER; DESIGN;
D O I
10.1109/TDMR.2016.2584140
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Dielectric breakdown behaviors of high-performance nonvolatile magnetic flip-flop (NV-MFF) are investigated in this paper. Hybrid magnetic-CMOS flip-flop is implemented based on the spin torque transfer magnetic tunnel junction (MTJ) and 28-nm ultrathin body and buried oxide fully depleted silicon-on-insulator (FDSOI) technology. Transistor high-kappa metal-gate dielectric stacks and MTJ oxide barrier (MgO) are impacted by time-dependent oxide breakdown, which is shown by circuit-level characterizations: soft-breakdown as performance fluctuation/degradation and hard-breakdown as functional failure. We present the cumulative distribution of breakdown probability of both FDSOI CMOS transistors and MTJ devices. The traditional ohmic breakdown model is applied to evaluate circuit sensitivity to breakdown events. A quantitative analysis is performed considering the breakdown spots in the NV-MFF circuit. The increased gate current density (Delta I-g/WL) aggravates breakdown severity. Simulation results demonstrate both soft and hard breakdown behaviors in different building blocks, e.g., latency degradation in sense amplifier and output level degradation in other digital circuits. Results show that the oxide breakdown in the NV-MFF circuit is in accordance with the weakest link characteristic, as well as the area dependence.
引用
收藏
页码:376 / 383
页数:8
相关论文
共 42 条
[1]   Analysis and On-Chip Monitoring of Gate Oxide Breakdown in SRAM Cells [J].
Ahmed, Fahad ;
Milor, Linda .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (05) :855-864
[2]  
[Anonymous], 2012, International Technology Roadmap for Semiconductors (ITRS)
[3]  
[Anonymous], P IEEE INT REL PHYS
[4]   Reliability of ultra-thin buried oxides for multi-VT FDSOI technology [J].
Besnard, G. ;
Garros, X. ;
Nguyen, P. ;
Andrieu, F. ;
Reynaud, P. ;
Van Den Daele, W. ;
Bourdelle, K. K. ;
Schwarzenbach, W. ;
Toffoli, A. ;
Kies, R. ;
Delprat, D. ;
Reimbold, G. ;
Cristoloveanu, S. .
SOLID-STATE ELECTRONICS, 2014, 97 :8-13
[5]   Ultra wide voltage range consideration of reliability-aware STT magnetic flip-flop in 28 nm FDSOI technology [J].
Cai, H. ;
Wang, Y. ;
Naviner, L. A. B. ;
Zhao, W. S. .
MICROELECTRONICS RELIABILITY, 2015, 55 (9-10) :1323-1327
[6]   Low Power Magnetic Flip-Flop Optimization With FDSOI Technology Boost [J].
Cai, Hao ;
Wang, You ;
Naviner, Lirida Alves de Barros ;
Zhao, Weisheng .
IEEE TRANSACTIONS ON MAGNETICS, 2016, 52 (08)
[7]   Multiplexing Sense-Amplifier-Based Magnetic Flip-Flop in a 28-nm FDSOI Technology [J].
Cai, Hao ;
Wang, You ;
Zhao, Weisheng ;
Naviner, Lirida Alves de Barros .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2015, 14 (04) :761-767
[8]   Ultra Low Power Magnetic Flip-Flop Based on Checkpointing/Power Gating and Self-Enable Mechanisms [J].
Chabi, Djaafar ;
Zhao, Weisheng ;
Deng, Erya ;
Zhang, Yue ;
Ben Romdhane, Nesrine ;
Klein, Jacques-Olivier ;
Chappert, Claude .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (06) :1755-1765
[9]   The emergence of spin electronics in data storage [J].
Chappert, Claude ;
Fert, Albert ;
Van Dau, Frederic Nguyen .
NATURE MATERIALS, 2007, 6 (11) :813-823
[10]  
Cheffah S., 2011, P IEEE IRPS APR