Breakdown Analysis of Magnetic Flip-Flop With 28-nm UTBB FDSOI Technology

被引:9
|
作者
Cai, Hao [1 ]
Wang, You [1 ]
Naviner, Lirida Alves de Barros [1 ]
Zhao, Weisheng [2 ,3 ]
机构
[1] Telecom ParisTech, Inst Mines Telecom, Dept Commun & Elect, LTCI,CNRS,UMR 5141, F-75634 Paris, France
[2] Beihang Univ, Sch Elect & Informat Engn, Beijing 100191, Peoples R China
[3] Beihang Univ, Spintron Interdisciplinary Ctr, Beijing 100191, Peoples R China
关键词
Dielectric breakdown analysis; 28-nm fully depleted silicon-on-insulator (FDSOI) CMOS; magnetic tunnel junction (MTJ); nonvolatile magnetic flip-flop (NV-MFF); logic-in-memory; TUNNEL-JUNCTION; COMPACT MODEL; RELIABILITY; AMPLIFIER; DESIGN;
D O I
10.1109/TDMR.2016.2584140
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Dielectric breakdown behaviors of high-performance nonvolatile magnetic flip-flop (NV-MFF) are investigated in this paper. Hybrid magnetic-CMOS flip-flop is implemented based on the spin torque transfer magnetic tunnel junction (MTJ) and 28-nm ultrathin body and buried oxide fully depleted silicon-on-insulator (FDSOI) technology. Transistor high-kappa metal-gate dielectric stacks and MTJ oxide barrier (MgO) are impacted by time-dependent oxide breakdown, which is shown by circuit-level characterizations: soft-breakdown as performance fluctuation/degradation and hard-breakdown as functional failure. We present the cumulative distribution of breakdown probability of both FDSOI CMOS transistors and MTJ devices. The traditional ohmic breakdown model is applied to evaluate circuit sensitivity to breakdown events. A quantitative analysis is performed considering the breakdown spots in the NV-MFF circuit. The increased gate current density (Delta I-g/WL) aggravates breakdown severity. Simulation results demonstrate both soft and hard breakdown behaviors in different building blocks, e.g., latency degradation in sense amplifier and output level degradation in other digital circuits. Results show that the oxide breakdown in the NV-MFF circuit is in accordance with the weakest link characteristic, as well as the area dependence.
引用
收藏
页码:376 / 383
页数:8
相关论文
共 50 条
  • [1] Multiplexing Sense-Amplifier-Based Magnetic Flip-Flop in a 28-nm FDSOI Technology
    Cai, Hao
    Wang, You
    Zhao, Weisheng
    Naviner, Lirida Alves de Barros
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2015, 14 (04) : 761 - 767
  • [2] Evaluation of SEU Performance of 28-nm FDSOI Flip-Flop Designs
    Wang, H. -B.
    Kauppila, J. S.
    Lilja, K.
    Bounasser, M.
    Chen, L.
    Newton, M.
    Li, Y. -Q.
    Liu, R.
    Bhuva, B. L.
    Wen, S. -J.
    Wong, R.
    Fung, R.
    Baeg, S.
    Massengill, L. W.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2017, 64 (01) : 367 - 373
  • [3] Comparative Analysis of Flip-Flop Architectures for Subthreshold Applications in 28nm FDSOI
    Late, Even
    Vatanjou, Ali Asghar
    Ytterdal, Trond
    Aunet, Snorre
    2015 NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) - NORCHIP & INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP (SOC), 2015,
  • [4] Design of a Robust and Ultra-Low-Voltage Pulse-Triggered Flip-Flop in 28nm UTBB-FDSOI Technology
    Bernard, Sebastien
    Valentian, Alexandre
    Belleville, Marc
    Bol, David
    Legat, Jean-Didier
    2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [5] Ultra wide voltage range consideration of reliability-aware STT magnetic flip-flop in 28 nm FDSOI technology
    Cai, H.
    Wang, Y.
    Naviner, L. A. B.
    Zhao, W. S.
    MICROELECTRONICS RELIABILITY, 2015, 55 (9-10) : 1323 - 1327
  • [6] Low Power Magnetic Flip-Flop Optimization With FDSOI Technology Boost
    Cai, Hao
    Wang, You
    Naviner, Lirida Alves de Barros
    Zhao, Weisheng
    IEEE TRANSACTIONS ON MAGNETICS, 2016, 52 (08)
  • [7] OxRAM-based Non Volatile Flip-Flop in 28nm FDSOI
    Jovanovic, N.
    Thomas, O.
    Vianello, E.
    Portal, J-M
    Nikolic, B.
    Naviner, L.
    2014 IEEE 12TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2014, : 141 - 144
  • [8] Low-Leakage SRAM Wordline Drivers for the 28-nm UTBB FDSOI Technology
    Corsonello, Pasquale
    Frustaci, Fabio
    Perri, Stefania
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (12) : 3133 - 3137
  • [9] OxRAM-based Pulsed Latch for Non-Volatile Flip-Flop in 28nm FDSOI
    Levisse, Alexandre
    Jovanovic, Natalija
    Vianello, Elisa
    Portal, Jean-Michel
    Thomas, Olivier
    2014 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2014,
  • [10] Characterization of the High Frequency Performance of 28-nm UTBB FDSOI MOSFETs as a Function of Backgate Bias
    Shopov, Stefan
    Voinigescu, Sorin P.
    2014 IEEE COMPOUND SEMICONDUCTOR INTEGRATED CIRCUIT SYMPOSIUM (CSICS): INTEGRATED CIRCUITS IN GAAS, INP, SIGE, GAN AND OTHER COMPOUND SEMICONDUCTORS, 2014,