Power efficient radar signal processor

被引:0
|
作者
Salama, Y
Fitzgerald, D
Bright, G
Rooks, J
机构
来源
2005 IEEE International Radar, Conference Record | 2005年
关键词
efficient; radar; signal processor; WSSP; VHDL; DPMI; STAP;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Power efficiency and ease of programming are key issues in the implementation of real-time systems in airborne and space-based applications. This paper describes a radiation tolerant processor designed for space-based Radar applications. The proposed system achieves real-time performance while minimizing power consumption. It is a fully programmable general purpose processor that can be used for existing and future Radar signal processing algorithms as well as other computationally intensive tasks. In addition to programmability, the processor and I/O design facilitate scaling to thousands of processors. The system is based on synthesizable VHDL and can be Radiation hardened by design or by process technology. This paper gives an overview of the processor design. Further, it explains the software environment and tools available for the programmers. All of the software tools are open source and many are based on the GNU tools. [1] In this paper we present the performance of some of the key routines such as Fast Fourier Transform, and Householder Q/R factorization used for matrix inversion. Also presented is a sample Radar application that includes a Joint Domain Localized (JDL) Space Time Adaptive Processing (STAP) algorithm.
引用
收藏
页码:832 / 836
页数:5
相关论文
共 50 条
  • [1] FPGA Implementation of an Efficient FFT Processor for FMCW Radar Signal Processing
    Heo, Jinmoo
    Jung, Yongchul
    Lee, Seongjoo
    Jung, Yunho
    SENSORS, 2021, 21 (19)
  • [2] FPGA-based area-efficient specific radar signal processor
    Chen, H
    Liu, M
    Han, YQ
    PROCEEDINGS OF THE 8TH JOINT CONFERENCE ON INFORMATION SCIENCES, VOLS 1-3, 2005, : 408 - 411
  • [3] Programmable Radar Signal Processor For A Multi Function Radar
    Anuradha, D.
    Barua, Paramita
    Singhal, Anupam
    Rathore, R. P. S.
    2009 IEEE RADAR CONFERENCE, VOLS 1 AND 2, 2009, : 425 - 429
  • [4] Airborne Radar Signal Processor Realisation
    Mamgain, Reena
    Jain, Rashi
    2017 IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (IEEE WIECON-ECE 2017), 2017, : 279 - 281
  • [5] A RADAR SIGNAL PROCESSOR FOR BIOLOGICAL APPLICATIONS
    HOBBS, SE
    MEASUREMENT SCIENCE AND TECHNOLOGY, 1991, 2 (05) : 415 - 418
  • [6] The Radar Signal Processor of the First Romanian Space Surveillance Radar
    Bira, Calin
    Ionescu, Liviu
    Rusu-Casandra, Alexandru
    REMOTE SENSING, 2023, 15 (14)
  • [7] Synthetic Aperture Radar on Low Power Multi-Core Digital Signal Processor
    Wang, Dan
    Ali, Murtaza
    2012 IEEE CONFERENCE ON HIGH PERFORMANCE EXTREME COMPUTING (HPEC), 2012,
  • [8] CAPACITOR ANALOG MEMORY RADAR SIGNAL PROCESSOR
    CHAMBERS, TH
    BARRY, JP
    HERMANN, GW
    KALNOSKA.LF
    KREMER, BE
    REPORT OF NRL PROGRESS, 1970, : 41 - &
  • [9] Design and implementation of a processor for radar signal reconnaissance
    Luo, Yue-Dong
    Chen, He
    Wang, Xiao-Jun
    Beijing Ligong Daxue Xuebao/Transaction of Beijing Institute of Technology, 2008, 28 (04): : 352 - 355
  • [10] Power efficient processor architecture and the cell processor
    Hofstee, HP
    11TH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE, PROCEEDINGS, 2005, : 258 - 262