A 4.2 mW 50 MS/s 13 bit CMOS SAR ADC With SNR and SFDR Enhancement Techniques

被引:74
作者
Miki, Takuji [1 ]
Morie, Takashi [2 ]
Matsukawa, Kazuo [1 ]
Bando, Yoji [2 ]
Okumoto, Takeshi [2 ]
Obata, Koji [1 ]
Sakiyama, Shiro [1 ]
Dosho, Shiro [1 ]
机构
[1] Panasonic Corp, Osaka 5708501, Japan
[2] Panasonic Corp, Kyoto 6178520, Japan
关键词
ADC; CMOS; dithering; SAR; DB SNDR; QUANTIZATION; 10-BIT;
D O I
10.1109/JSSC.2015.2417803
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a SAR ADC with 71 dB SNDR and 85 dB SFDR at 50 MS/s while keeping low power consumption of 4.2 mW. To achieve high resolution without large increase of power, several SNR and SFDR enhancement techniques are proposed. Firstly, the ADC repeats comparison of LSB by using redundant DAC to average comparator noise and improve SNR. The technique also corrects settling error adaptively, which extends operation speed to 50 MHz even though extra comparison period is added for averaging. Secondly, simple filtering method for reducing DAC noise is introduced to achieve further improvement of SNR. Finally, new dithering method is proposed to enhance SFDR. Injecting noise-shaped, multi-valued and uniform-distributed dither to input of the ADC, spurs caused by capacitance mismatches of DAC can be suppressed more effectively compared with conventional dithering. These techniques can be realized by simple circuits in addition to a basic SAR ADC configuration and do not need high power consumption. The chip is fabricated in a 90 nm CMOS process and occupies 0.1 mm(2) including all correction logic. The ADC achieved a peak figure of merit (FoM) of 168.7 dB.
引用
收藏
页码:1372 / 1381
页数:10
相关论文
共 20 条
  • [1] A 1.5-V, 10-bit, 14.3-MS/s CMOS pipeline analog-to-digital converter
    Abo, AM
    Gray, PR
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) : 599 - 606
  • [2] Chi-Hang Chan, 2012, 2012 IEEE Symposium on VLSI Circuits, P86, DOI 10.1109/VLSIC.2012.6243802
  • [3] Harpe P., 2012, 2012 IEEE International Solid-State Circuits Conference (ISSCC), P472, DOI 10.1109/ISSCC.2012.6177096
  • [4] Harpe P, 2014, ISSCC DIG TECH PAP I, V57, P194, DOI 10.1109/ISSCC.2014.6757396
  • [5] Hesener M., 2007, SOLID STATE CIRCUITS, P248, DOI [10.1109/ISSCC.2007.373387, DOI 10.1109/ISSCC.2007.373387]
  • [6] An 18 b 12.5 MS/s ADC With 93 dB SNR
    Hurrell, Christopher Peter
    Lyden, Colin
    Laing, David
    Hummerston, Derek
    Vickery, Mark
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (12) : 2647 - 2654
  • [7] Janssen E, 2013, ISSCC DIG TECH PAP I, V56, P464, DOI 10.1109/ISSCC.2013.6487816
  • [8] A 14b 80 MS/s SAR ADC With 73.6 dB SNDR in 65 nm CMOS
    Kapusta, Ron
    Shen, Junhua
    Decker, Steven
    Li, Hongxing
    Ibaragi, Eitake
    Zhu, Haiyang
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (12) : 3059 - 3066
  • [9] A 1V 11fJ/Conversion-Step 10bit 10MS/s Asynchronous SAR ADC in 0.18μm CMOS
    Liu, Chun-Cheng
    Chang, Soon-Jyh
    Huang, Guan-Ying
    Lin, Ying-Zu
    Huang, Chung-Ming
    [J]. 2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, : 241 - +
  • [10] A 12-bit, 45-MS/s, 3-mW Redundant Successive-Approximation- Register Analog-to-Digital Converter With Digital Calibration
    Liu, Wenbo
    Huang, Pingli
    Chiu, Yun
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (11) : 2661 - 2672