Automatic Thermal Network Extraction and Multiscale Electro-Thermal Simulation

被引:3
|
作者
Culpo, Massimiliano [1 ]
de Falco, Carlo [2 ]
Denk, Georg [3 ]
Voigtmann, Steffen [3 ]
机构
[1] Berg Univ Wuppertal, Gaussstr 20, D-42119 Wuppertal, Germany
[2] Dublin City Univ, Dublin, Ireland
[3] Qimonda AG, Munich, Germany
基金
爱尔兰科学基金会;
关键词
D O I
10.1007/978-3-642-12294-1_36
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
We present a new strategy to perform chip-level electro-thermal simulation. In our approach electrical behaviour of each circuit element is modeled by standard compact models with an added temperature node [1, 2]. Mutual heating is accounted for by a 2-D or 3-D diffusion reaction PDE, which is coupled to the electrical network by enforcing instantaneous energy conservation. To cope with the multiscale nature of heat diffusion in VLSI circuit a suitable spatial discretization scheme is adopted which allows for efficient meshing of large domains with details at a much smaller scale. Preliminary numerical results on a realistic test case are included as a validation of the model and of the numerical method.
引用
收藏
页码:281 / +
页数:2
相关论文
共 50 条
  • [41] ELECTRO-THERMAL SIMULATION AND RELIABILITY OF A BALL GRID ARRAY
    El Hami N.
    Koulou A.
    Zemzami M.
    El Hami A.
    Electronic Device Failure Analysis, 2024, 26 (02): : 22 - 30
  • [42] Design and simulation of a miniaturized tubular electro-thermal actuator
    Yang, Peng
    Mechefske, Chris K.
    Lai, Yongjun
    PROCEEDINGS OF THE ASME INTERNATIONAL DESIGN ENGINEERING TECHNICAL CONFERENCE AND INFORMATION IN ENGINEERING CONFERENCE, VOL 1, PTS A-C, 2008, : 905 - 911
  • [43] Simulation Analysis of the Electro-Thermal Performance of SOI FinFETs
    Wang, L.
    Sadi, T.
    Brown, A. R.
    Nedjalkov, M.
    Alexander, C.
    Cheng, B.
    Millar, C.
    Asenov, A.
    2016 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS 2016), 2016, : 56 - 59
  • [44] An Advanced Electro-Thermal Simulation Methodology For Nanoscale Device
    Wang, L.
    Sadi, T.
    Nedjalkov, M.
    Brown, A. R.
    Alexander, C.
    Cheng, B.
    Millar, C.
    Asenov, A.
    18TH INTERNATIONAL WORKSHOP ON COMPUTATIONAL ELECTRONICS (IWCE 2015), 2015,
  • [45] Electro-thermal simulation of microsystems with mixed abstraction modelling
    Jakovljevic, M
    Fotiu, PA
    Mrcarica, Z
    Litovski, V
    Detter, H
    MICROELECTRONICS RELIABILITY, 2001, 41 (06) : 823 - 835
  • [46] Electro-thermal circuit simulation using simulator coupling
    Wunsche, S
    Clauss, C
    Schwarz, P
    Winkler, F
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1997, 5 (03) : 277 - 282
  • [47] Electro-thermal circuit simulation using simulator coupling
    Fraunhofer Inst of Integrated, Circuits, Dresden, Germany
    IEEE Trans Very Large Scale Integr VLSI Syst, 3 (277-282):
  • [48] Algorithmic and practical questions of electro-thermal circuit simulation
    Rencz, M
    Székely, V
    Páhi, A
    Poppe, A
    DESIGN, CHARACTERIZATION, AND PACKAGING FOR MEMS AND MICROELECTRONICS, 1999, 3893 : 178 - 187
  • [49] Electro-thermal short pulsed simulation for SOI technology
    Entringer, Christophe
    Flatresse, Philippe
    Galy, Philippe
    Azais, Florence
    Nouet, Pascal
    MICROELECTRONICS RELIABILITY, 2006, 46 (9-11) : 1482 - 1485
  • [50] Modeling controlled switches and diodes for electro-thermal simulation
    Kimball, JW
    2005 IEEE 36TH POWER ELECTRONIC SPECIALISTS CONFERENCE (PESC), VOLS 1-3, 2005, : 2175 - 2179