DATA MAPPING SCHEME AND IMPLEMENTATION FOR HIGH-THROUGHPUT DCT/IDCT TRANSPOSE MEMORY

被引:0
作者
Xie, Zheng [1 ]
Lu, Yanheng [1 ]
Fan, Yibo [1 ]
Zeng, Xiaoyang [1 ]
机构
[1] Fudan Univ, Sch Microelect, Shanghai 200433, Peoples R China
来源
2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT) | 2014年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we proposed a generalized architecture for hardware implementation of the single port SRAM-based transpose memory for large size DCT IIDCT. Instead of shift-register array or multiport SRAM, only single-port SRAM is used in the proposed design. A novel data mapping scheme based on the theory of transpose of partitioned matrix is proposed to implement the transpose memory with less SRAM banks. Row access and column access can be perfectly supported under single port SRAM. This design can support DCT IIDCT of different transform sizes with different data throughput rates. Compared with the existed design [4], the proposed design can achieve 44.3% area saving. It is suitable for real-time processing of the video with the resolution up to 7680x4320 UHD.
引用
收藏
页数:3
相关论文
共 50 条
[1]   Single-Port SRAM-Based Transpose Memory With Diagonal Data Mapping for Large Size 2-D DCT/IDCT [J].
Shang, Qing ;
Fan, Yibo ;
Shen, Weiwei ;
Shen, Sha ;
Zeng, Xiaoyang .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (11) :2422-2426
[2]   Efficient diagonal data mapping for large size 2D DCT/IDCT using single port SRAM based transpose memory [J].
Revathi, K. G. ;
Malar, J. Reeja .
2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, :4894-4898
[3]   An efficient unified framework for implementation of a prime-length DCT/IDCT with high throughput [J].
Chiper, Doru-Morin ;
Swamy, M. N. S. ;
Ahmad, M. Omair .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2007, 55 (06) :2925-2936
[4]   A New VLSI Algorithm for a High-Throughput Implementation of Type IV DCT [J].
Chiper, Doru Florin .
2016 INTERNATIONAL CONFERENCE ON COMMUNICATIONS (COMM 2016), 2016, :17-20
[5]   Tools for mapping high-throughput sequencing data [J].
Fonseca, Nuno A. ;
Rung, Johan ;
Brazma, Alvis ;
Marioni, John C. .
BIOINFORMATICS, 2012, 28 (24) :3169-3177
[6]   High throughput 2D DCT/IDCT processor for video coding [J].
Ruiz, GA ;
Michell, JA ;
Burón, AM .
2005 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), VOLS 1-5, 2005, :3521-3524
[7]   High-throughput IDCT architecture for high-efficiency video coding (HEVC) [J].
Chen, Yuan-Ho ;
Ko, Yi-Fan .
INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2017, 45 (12) :2260-2269
[8]   Multidimensional algebraic-integer encoding for high performance implementation of DCT and IDCT [J].
Dimitrov, V ;
Jullien, GA .
ELECTRONICS LETTERS, 2003, 39 (07) :602-603
[9]   Spatial data stream multiplexing scheme for high-throughput WLANs [J].
Gravalos, A. ;
Hadjinicolaou, M. ;
Ni, Q. ;
Nilavalan, R. .
IET COMMUNICATIONS, 2008, 2 (09) :1177-1185
[10]   DCT/IDCT Processor Design for High Data Rate Image Coding [J].
Slawecki, Darren ;
Li, Weiping .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1992, 2 (02) :135-146