Optimized Reversible Logic Design for Vedic Multiplier

被引:0
作者
Ravali, B. [1 ]
Priyanka, M. Micheal [1 ]
Ravi, T. [1 ]
机构
[1] Sathyabama Univ, Dept Elect & Commun Engn, Madras, Tamil Nadu, India
来源
2015 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT) | 2015年
关键词
Urdhva Tiryakbhayam; TRLIC; Reversible logic gate; Vedic multiplier; garbage output; constant input;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The performance factors which play a crucial part on any electronic device are power dissipation and operational speed. Any circuit efficiency depends on the performance of the processor that is integrated in it. The components which have a vital role in any processor or computing machine are "multipliers". Multiplier architecture is designed to improve speed and efficiency in serving complex multiplication operations. One such high speed multiplier is "Vedic multiplier". The Urdhva Tiryakbhayam (UT) Vedic multiplier is the best solution to increase the operational speed of any device. The newly uprising research area for future low power devices is "reversible logic". By using the reversible logic, the extreme reduction of power dissipation takes place. UT Vedic multiplier using reversible logic increases the speed of operation and reduces the power dissipation. The required number of constant inputs, gate count and garbage outputs can be reduced by using appropriate reversible logic gates. The Total Reversible Logic Implementation Cost (TRLIC) is to evaluate the proposed design.
引用
收藏
页码:127 / 133
页数:7
相关论文
共 22 条
[1]  
Agrawal S., 2013, INT J INNOVATION RES, V1
[2]  
Anitha M., 2014, INT J ADV RES COMPUT, V3
[3]  
[Anonymous], 1999, THESIS
[4]  
Bennett C. H., 1973, IBM J RES DEV, P523
[5]  
Bhagyalakshmi H. R., 2012, VLSICS, V3
[6]  
Bhagyalakshmi M K Venkatesha HR., 2010, INT J ENG SCI TECHNO, V2, P3838
[7]  
Das Anuva, 2014, INT J ENG RES TECHNO, V3
[8]  
Deshpande N. G., INT J ADV RES E
[9]  
FEYNMAN RP, 1985, OPT NEWS, V11, P11, DOI [10.1364/ON.11.2.000011, DOI 10.1364/ON.11.2.000011]
[10]  
Garipelly R., 2013, INT J EMERGING TECHN, V3, P417