Performance degradation of LC-tank VCOs by impact of digital switching noise in lightly doped substrates

被引:35
作者
Soens, C
Van der Plas, G
Wambacq, P
Donnay, S
Kuijk, M
机构
[1] IMEC, DESICS WL, B-3001 Louvain, Belgium
[2] Vrije Univ Brussels, Dept Elec Etro, B-1000 Brussels, Belgium
[3] IMEC, DESICS WL, B-3001 Heverlee, Belgium
关键词
CMOS integrated circuits; crosstalk; mixed analog-digital integrated circuits; modeling; voltage-controlled oscillators (VCOs);
D O I
10.1109/JSSC.2005.847301
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In mixed analog-digital designs, digital switching noise is an important limitation for the performance of analog and RF circuits. This paper reports a physical model describing the impact of digital switching noise on LC-tank voltage-controlled oscillators (VCOs) in lightly doped substrates. The model takes into account the propagation from the source of substrate noise to the different components in the VCO and the resulting modulation of the oscillator frequency. The model is validated with measurements on a 3.5-GHz LC-tank VCO designed in 0.18-mu m CMOS. It reveals that for this VCO, impact occurs mainly via the nonideal metal ground lines for lower frequencies and low tuning voltage and via the integrated inductors for higher frequencies and high tuning voltage. To make the design immune to substrate noise, the parasitic resistance of the on-chip ground interconnect has to be kept as low as possible and inductors have to be shielded. Hence, the developed model allows investigating the dominant mechanisms behind the impact of substrate noise on a VCO, which is crucial information for achieving a substrate noise immune design.
引用
收藏
页码:1472 / 1481
页数:10
相关论文
共 18 条
[1]   Modeling and experimental verification of substrate noise generation in a 220-Kgates WLAN system-on-chip with multiple supplies [J].
Badaroglu, M ;
Donnay, S ;
De Man, HJ ;
Zinzius, YA ;
Gielen, GGE ;
Sansen, W ;
Fondén, T ;
Signell, S .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (07) :1250-1260
[2]   The effect of supply and substrate noise on jitter in ring oscillators [J].
Barton, N ;
Özis, D ;
Fiez, T ;
Mayaram, K .
PROCEEDINGS OF THE IEEE 2002 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2002, :505-508
[3]   Experimental results and modeling of noise coupling in a lightly doped substrate [J].
Blalack, T ;
Lau, J ;
Clement, FJR ;
Wooley, BA .
IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, :623-626
[4]  
Donnay S., 2003, SUBSTRATE NOISE COUP
[5]   DESIGN OF PLANAR RECTANGULAR MICROELECTRONIC INDUCTORS [J].
GREENHOUSE, HM .
IEEE TRANSACTIONS ON PARTS HYBRIDS AND PACKAGING, 1974, PH10 (02) :101-109
[6]   Digital noise coupling mechanisms in a 2.4GHz LNA for heavily and lightly doped CMOS substrates [J].
Hazenboom, S ;
Fiez, T ;
Mayaram, K .
PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2004, :367-370
[7]   A study of oscillator jitter due to supply and substrate noise [J].
Herzel, F ;
Razavi, B .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, 46 (01) :56-62
[8]   Analysis and optimization of substrate noise coupling in single-chip RF transceiver design [J].
Koukab, A ;
Banerjee, K ;
Declercq, M .
IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, :309-316
[9]   Measurements and analysis of PLL jitter caused by digital switching noise [J].
Larsson, P .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (07) :1113-1119
[10]  
Leenaerts D., 2000, P EUR SOL STAT CIRC, P300