Low Cost At-Speed Testing using On-Product Clock Generation Compatible with Test Compression

被引:0
|
作者
Keller, B. [1 ]
Chakravadhanula, K. [1 ]
Foutz, B. [1 ]
Chickermane, V. [1 ]
Malneedi, R. [1 ]
Snethen, T. [1 ]
Iyengar, V. [2 ]
Lackey, D. [2 ]
Grise, G. [2 ]
机构
[1] Cadence Design Syst, San Jose, CA USA
[2] IBM Corp, Burlington, VT 05405 USA
关键词
INSTRUCTION SET ARCHITECTURE; IMPLEMENTATION; CORE;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
At-speed testing with functional speed clocks is often done using On-Product Clock Generation (OPCG). When test compression logic is also embedded within the circuit's DFT architecture, the loading of the OPCG programming bits can impact test compression results. We present an approach to the use of OPCG that enables high-speed testing and is compatible with test compression. It also enables the use of tests that pulse multiple domains to further reduce test time and data volume. It also supports generation of inter-domain and static ATPG tests. We present results on four designs; one design shows an over 35% reduction in patterns due to use of multiple clock domains per test. An additional 10+% savings is possible using side-scan to load the OPCG programming registers.
引用
收藏
页数:10
相关论文
共 50 条
  • [41] Teaching mixed-signal testing concepts using low-cost test equipment and LabVIEW
    Porter, JR
    Warren, MR
    INTERNATIONAL JOURNAL OF ENGINEERING EDUCATION, 2005, 21 (01) : 75 - 83
  • [42] Low-power scan testing for test data compression using a routing-driven scan architecture
    Xiang, Dong
    Hu, Dianwei
    Xu, Qiang
    Orailoglu, Alex
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2009, 28 (01) : 1101 - 1105
  • [43] Low-Power Scan Testing for Test Data Compression Using a Routing-Driven Scan Architecture
    Xiang, Dong
    Hu, Dianwei
    Xu, Qiang
    Orailoglu, Alex
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (07) : 1101 - 1105
  • [44] Low Cost Time Efficient Multi-tone Test Signal Generation Using OFDM Technique
    Xia, Tian
    Shetty, Rohit
    Platt, Timothy
    Slamani, Mustapha
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2013, 29 (06): : 893 - 901
  • [45] Low Cost Time Efficient Multi-tone Test Signal Generation Using OFDM Technique
    Tian Xia
    Rohit Shetty
    Timothy Platt
    Mustapha Slamani
    Journal of Electronic Testing, 2013, 29 : 893 - 901
  • [46] An Efficient RPCT (Reduced Pin Count Testing) based on Test Data Compression using Burst Clock Controller in 3D-IC
    Lee, Yong
    Seo, SungYoul
    Kang, Sungho
    2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 176 - 179
  • [47] High-coverage analog IP block test generation methodology using low-cost signal generation and output response analysis
    Gomez, Jhon
    Xama, Nektar
    Coyette, Anthony
    Vanhooren, Ronny
    Dobbelaere, Wim
    Gielen, Georges
    2023 IEEE EUROPEAN TEST SYMPOSIUM, ETS, 2023,
  • [48] Low Cost High-Speed Test Data Acquisition: Accurate Period Estimation Driven Signal Reconstruction Using Incoherent Subsampling
    Moon, Thomas
    Choi, Hyun Woo
    Chatterjee, Abhijit
    PROCEEDINGS INTERNATIONAL TEST CONFERENCE 2012, 2012,
  • [49] A one-step low-cost molecular test for SARS-CoV-2 detection suitable for community testing using minimally processed saliva
    da Silva, Sofia M.
    Amaral, Catarina
    Malta-Luis, Claudia
    Grilo, Diana
    Duarte, Americo G.
    Morais, Ines
    Afonso, Goncalo
    Faria, Nuno
    Antunes, Wilson
    Gomes, Ines
    Sa-Leao, Raquel
    Miragaia, Maria
    Serrano, Monica
    Pimentel, Catarina
    BIOLOGY METHODS & PROTOCOLS, 2024, 9 (01):
  • [50] High-Purity Sine Wave Generation Using Nonlinear DAC With Predistortion Based on Low-Cost Accurate DAC-ADC Co-Testing
    Zhuang, Yuming
    Magstadt, Benjamin
    Chen, Tao
    Chen, Degang
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2018, 67 (02) : 279 - 287