Low Cost At-Speed Testing using On-Product Clock Generation Compatible with Test Compression

被引:0
|
作者
Keller, B. [1 ]
Chakravadhanula, K. [1 ]
Foutz, B. [1 ]
Chickermane, V. [1 ]
Malneedi, R. [1 ]
Snethen, T. [1 ]
Iyengar, V. [2 ]
Lackey, D. [2 ]
Grise, G. [2 ]
机构
[1] Cadence Design Syst, San Jose, CA USA
[2] IBM Corp, Burlington, VT 05405 USA
关键词
INSTRUCTION SET ARCHITECTURE; IMPLEMENTATION; CORE;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
At-speed testing with functional speed clocks is often done using On-Product Clock Generation (OPCG). When test compression logic is also embedded within the circuit's DFT architecture, the loading of the OPCG programming bits can impact test compression results. We present an approach to the use of OPCG that enables high-speed testing and is compatible with test compression. It also enables the use of tests that pulse multiple domains to further reduce test time and data volume. It also supports generation of inter-domain and static ATPG tests. We present results on four designs; one design shows an over 35% reduction in patterns due to use of multiple clock domains per test. An additional 10+% savings is possible using side-scan to load the OPCG programming registers.
引用
收藏
页数:10
相关论文
共 50 条
  • [31] CTX: A Clock-Gating-Based Test Relaxation and X-Filling Scheme for Reducing Yield Loss Risk in At-Speed Scan Testing
    Furukawa, H.
    Wen, X.
    Miyase, K.
    Yamato, Y.
    Kajihara, S.
    Girard, P.
    Wang, L. -T.
    Tehranipoor, M.
    PROCEEDINGS OF THE 17TH ASIAN TEST SYMPOSIUM, 2008, : 397 - +
  • [32] Enhanced LCCG: A Novel Test Clock Generation Scheme for Faster-than-at-Speed Delay Testing
    Pei, Songwei
    Geng, Ye
    Li, Huawei
    Liu, Jun
    Jin, Song
    2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 514 - 519
  • [33] Alternate test methodology for high speed A/D converter testing on low cost tester
    Goyal, S
    Chattejee, A
    Purtell, M
    14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 14 - 17
  • [34] Cost-effective test case generation with the hyper-heuristic for software product line testing
    Sulaiman, Rabatul . Aduni
    Jawawi, Dayang . N. A.
    Halim, Shahliza . Abdul
    ADVANCES IN ENGINEERING SOFTWARE, 2023, 175
  • [35] A cost-effective design for testability: Clock line control and test generation using selective clocking
    Baeg, S
    Rogers, WA
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (06) : 850 - 861
  • [36] A Low-Cost Test Methodology for Dynamic Specification Testing of High-Speed Data Converters
    Shalabh Goyal
    Abhijit Chatterjee
    Michael Purtell
    Journal of Electronic Testing, 2007, 23 : 95 - 106
  • [37] A low-cost test methodology for dynamic specification testing of high-speed data converters
    Goyal, Shalabh
    Chatterjee, Abhijit
    Purtell, Michael
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2007, 23 (01): : 95 - 106
  • [38] Low-Cost Urban Test Scenario Generation Using Microscopic Traffic Simulation
    Yue, Bingjian
    Shi, Shuming
    Wang, Shuo
    Lin, Nan
    IEEE ACCESS, 2020, 8 : 123398 - 123407
  • [39] Estimation of frictional property of lubricants for hot forging of steel using low-speed ring compression test
    Asai, Kazuhito
    Kitamura, Kazuhiko
    11TH INTERNATIONAL CONFERENCE ON TECHNOLOGY OF PLASTICITY, ICTP 2014, 2014, 81 : 1970 - 1975
  • [40] Pairwise Test Case Generation using (1+1) Evolutionary Algorithm for Software Product Line Testing
    Khatir, Sharafeldin Kabashi
    Sulaiman, Rabatul Aduni Binti
    Azrag, Mohammed Adam Kunna
    Zain, Jasni Mohamad
    Odili, Julius Beneoluchi
    Al-Shami, Samer Ali
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2023, 14 (08) : 475 - 483