Low-Power VLSI Architectures for DCT/DWT: Precision vs Approximation for HD Video, Biomedical, and Smart Antenna Applications

被引:43
作者
Madanayake, Arjuna [1 ]
Cintra, Renato J. [2 ]
Dimitrov, Vassil [3 ,4 ]
Bayer, Fabio Mariano
Wahid, Khan A. [5 ]
Kulasekera, Sunera [6 ]
Edirisuriya, Amila
Potluri, Uma Sadhvi
Madishetty, Shiva Kumar
Rajapaksha, Nilanka [7 ]
机构
[1] Univ Akron, Dept Elect & Comp Engn, Akron, OH 44325 USA
[2] Univ Fed Pernambuco, Dept Stat, Recife, PE, Brazil
[3] Univ Windsor, Windsor, ON N9B 3P4, Canada
[4] Univ Calgary, Calgary, AB T2N 1N4, Canada
[5] Univ Saskatchewan, Dept Elect & Comp Engn, Saskatoon, SK, Canada
[6] Univ Akron, Akron, OH 44325 USA
[7] Tier Log Inc, Santa Clara, CA USA
基金
加拿大创新基金会; 加拿大自然科学与工程研究理事会;
关键词
DISCRETE COSINE; IMAGE COMPRESSION; DCT ARCHITECTURE; FAST ALGORITHMS; HIGH-THROUGHPUT; TRANSFORM; DESIGN; IMPLEMENTATION; DECOMPOSITION; COMPUTATION;
D O I
10.1109/MCAS.2014.2385553
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The DCT and the DWT are used in a number of emerging DSP applications, such as, HD video compression, biomedical imaging, and smart antenna beamformers for wireless communications and radar. Of late, there has been much interest on fast algorithms for the computation of the above transforms using multiplier-free approximations because they result in low power and low complexity systems. Approximate methods rely on the trade-off of accuracy for lower power and/or circuit complexity/chip-area. This paper provides a detailed review of VLSI architectures and CAS implementations for both DC T/DWTs, which can be designed either for higher-accuracy or for low-power consumption. This article covers both recent theoretical advancements on discrete transforms in addition to an overview of existing VLSI architectures. The paper also discusses error free VLSI architectures that provides high accuracy systems and approximate architectures that offer high computational gain making them highly attractive for real-world applications that are subject to constraints in both chip-area as well as power. The methods discussed in the paper can be used in the design of emerging low-power digital systems having lowest complexity at the cost of a loss in accuracy-the optimal trade-off of computational accuracy for lowest possible complexity and power. A complete synopsis of available techniques, algorithms and FPGA/VLSI realizations are discussed in the paper.
引用
收藏
页码:25 / 47
页数:23
相关论文
共 143 条
  • [1] Acharya T., 1998, ISCAS '98. Proceedings of the 1998 IEEE International Symposium on Circuits and Systems (Cat. No.98CH36187), P272, DOI 10.1109/ISCAS.1998.706896
  • [2] DISCRETE COSINE TRANSFORM
    AHMED, N
    NATARAJAN, T
    RAO, KR
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1974, C 23 (01) : 90 - 93
  • [3] Andrew J. P., 1994, P IEEE INT AC SPEECH
  • [4] [Anonymous], INT J INFORM THEORIE
  • [5] [Anonymous], P IEEE INT S CIRC SY
  • [6] [Anonymous], 2009, 2009 INT C MICR ICM
  • [7] [Anonymous], 2013, Wavelets and Subband Coding
  • [8] [Anonymous], 2013, MATL VERS 8 1 R2013A
  • [9] [Anonymous], 1999, Numerical Recipes in C: The Art of Scientific Computing
  • [10] [Anonymous], 2008, MATRIX HDB STAT