A Comparison of Fault-Tolerant Memories in SRAM-Based FPGAs

被引:0
作者
Rollins, Nathaniel [1 ]
Fuller, Megan [1 ]
Wirthlin, Michael J. [1 ]
机构
[1] Brigham Young Univ, NSF Ctr High Performance Reconfigurable Comp CHRE, Dept Elect & Comp Engn, Provo, UT 84602 USA
来源
2010 IEEE AEROSPACE CONFERENCE PROCEEDINGS | 2010年
基金
美国国家科学基金会;
关键词
SYSTEMS; RELIABILITY;
D O I
暂无
中图分类号
V [航空、航天];
学科分类号
08 ; 0825 ;
摘要
This paper compares the effectiveness and cost of different fault-tolerant techniques for FPGA memories (BRAMs, LUTRAMs, and SRLs). TMR, parity with duplication, compliment duplicate (CD) with duplication, single-error correction/double-error detection (SEC/DED), and SEC/DED with duplication are the techniques used in this study to protect FPGA memories. Memory scrubbing is also added to each of these techniques. The effectiveness of each technique is measured by the number of sensitive bits in each design as well as the number of critical failures. A critical failure is defined as an upset whose effects can only be repaired through device reconfiguration. Cost is measured in terms of FPGA slices and BRAMs. This study finds that for BRAMs and LUTRAMs scrubbing with TMR provides the best protection. For SRLs scrubbing is unnecessary, and TMR provides the best protection. This study also provides a variety of reliability-area trade-off points with fault-tolerant techniques other than TMR.
引用
收藏
页数:12
相关论文
共 50 条
[31]   ACME-2: Improving the Extraction of Essential Bits in Xilinx SRAM-Based FPGAs [J].
Alberto Aranda, Luis ;
Ruano, Oscar ;
Garcia-Herrero, Francisco ;
Antonio Maestro, Juan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (03) :1577-1581
[32]   Library Characterization of Arithmetic Circuits for Reliability-Aware Designs in SRAM-Based FPGAs [J].
Gokalan, Akin ;
Tosun, Suleyman ;
Dal, Deniz .
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2020, 36 (06) :743-756
[33]   Library Characterization of Arithmetic Circuits for Reliability-Aware Designs in SRAM-Based FPGAs [J].
Akin Gokalan ;
Suleyman Tosun ;
Deniz Dal .
Journal of Electronic Testing, 2020, 36 :743-756
[34]   Reliability Comparison of Fault-Tolerant HVDC Based Modular Multilevel Converters [J].
Alharbi, Mohammed ;
Yousefpoor, Nima ;
Bhattacharya, Subhashish .
2017 IEEE POWER & ENERGY SOCIETY GENERAL MEETING, 2017,
[35]   Optimal cutting design and analysis for fault-tolerant scheme of redundant memories [J].
Huang, Chin-Yu ;
Chang, Yung-Ruei ;
Fang, Kuan-Tung .
INTERNATIONAL JOURNAL OF SYSTEMS SCIENCE, 2010, 41 (09) :1085-1097
[36]   Analysis of Radiation-induced Cross Domain Errors in TMR Architectures on SRAM-based FPGAs [J].
Sterpone, Luca ;
Boragno, Luca .
2017 IEEE 23RD INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS), 2017, :174-179
[37]   Benefits of Complementary SEU Mitigation for the LEON3 Soft Processor on SRAM-Based FPGAs [J].
Keller, Andrew M. ;
Wirthlin, Michael J. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2017, 64 (01) :519-528
[38]   Fault-Tolerant Mechanisms for Relocation-Aware Dynamic On-Chip Communication on FPGAs [J].
Adetomi, Adewale ;
Enemali, Godwin ;
Arslan, Tughrul .
2018 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS (AHS 2018), 2018, :214-217
[39]   SEU Fault Evaluation and Characteristics for SRAM-Based FPGA Architectures and Synthesis Algorithms [J].
Jing, Naifeng ;
Lee, Ju-Yueh ;
Feng, Zhe ;
He, Weifeng ;
Mao, Zhigang ;
He, Lei .
ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2013, 18 (01)
[40]   A Low-Overhead Multiple-SEU Mitigation Approach for SRAM-based FPGAs with Increased Reliability [J].
Baig, Hasan ;
Lee, Jeong-A ;
Siddiqui, Zahid Ali .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2014, 61 (03) :1389-1399