CMOS receiver circuits for high-speed data transmission according to LVDS-standard

被引:1
|
作者
Hirsch, S [1 ]
Pfleiderer, HJ [1 ]
机构
[1] Univ Ulm, Dept Microelect, D-89081 Ulm, Germany
来源
VLSI CIRCUITS AND SYSTEMS | 2003年 / 5117卷
关键词
high speed; data transmission; low voltage; differential signals; receiver; LVDS;
D O I
10.1117/12.498989
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
For high speed data transmission between different integrated circuits on one circuit board several aspects have to be considered: to avoid reflections a termination at the receiver is needed; to reduce power consumption a low signal swing is required; to make the transmission insensitive to interferences differential signals have to be used. All of this is taken into consideration by. using the 'IEEE-Standard for Low Voltage Differential Signals (LVDS)'. In one part of this standard the specifications for the receiver are given: To fulfill these requirements special amplifier circuits are necessary. They must be able to operate with a very small differential signal at the input (400 mV max.) and a strongly varying operating point (between 0 and 2.4 V). With a supply voltage of 2.5 V two complementary input stages are necessary. Their output signals have to be combined and amplified to full signal swing. Different circuits which fulfill these conditions are presented and compared based on transistor level simulation. To improve the timing behaviour and to increase the signal slope and the opening in the eye diagram the transistor dimensions of the circuits have been optimized by using the optimization tool OPSIM. For the two most promising circuits with a data rate of 1.0 respectively 1.4 GBit/s and a power consumption of approximately 1 respectively 4 mW a full custom layout was created by using a modul, generator environment and a design assistant. These two circuits have been realized in a 0.25 mum CMOS technology: Measurement results of the two circuits are presented.
引用
收藏
页码:238 / 244
页数:7
相关论文
共 50 条
  • [41] ESD Protection Design for High-Speed Circuits in Nanoscale CMOS Process
    Lin, Chun-Yu
    Chang, Rong-Kun
    2016 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2016,
  • [42] Optimal design of power distribution network for high-speed CMOS circuits
    Formerly Shibaura Institute of Technology, 3-7-5 Toyosu, Koto-ku, Tokyo, Japan
    J. Jpn. Inst. Electron. Packag., 5 (337-343):
  • [43] HIGH-SPEED AND COMPACT CMOS CIRCUITS WITH MULTIPILLAR SURROUNDING GATE TRANSISTORS
    NITAYAMA, A
    HORIGUCHI, F
    TAKATO, H
    OKABE, N
    SUNOUCHI, K
    HIEDA, K
    MASUOKA, F
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1989, 36 (11) : 2605 - 2606
  • [44] High-speed CMOS image sensor circuits with in situ frame storage
    Kleinfelder, S
    Chen, YD
    Kwiatkowski, K
    Shah, A
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2004, 51 (04) : 1648 - 1656
  • [45] TRANSMISSION-LINE EFFECTS INFLUENCE HIGH-SPEED CMOS
    WAKEMAN, L
    EDN MAGAZINE-ELECTRICAL DESIGN NEWS, 1984, 29 (12): : 171 - 177
  • [46] The role of monolithic transmission lines in high-speed integrated circuits
    Razavi, B
    PROCEEDINGS OF THE IEEE 2002 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2002, : 367 - 374
  • [47] OPTOELECTRONIC INTEGRATED CIRCUITS FOR HIGH-SPEED FIBEROPTIC TRANSMISSION.
    Maeda, Minoru
    Hirao, Motohisa
    Nakano, Hiroyuki
    Minai, Yasuo
    Hitachi Review, 1986, 35 (04): : 213 - 218
  • [48] Design of high-speed clock and data recovery circuits
    Kok-Siang, Tan
    Sulaiman, Mohd-Shahiman
    Hean-Teik, Chuah
    Sachdev, Manoj
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2007, 52 (1-2) : 15 - 23
  • [49] Design of high-speed clock and data recovery circuits
    Tan Kok-Siang
    Mohd-Shahiman Sulaiman
    Chuah Hean-Teik
    Manoj Sachdev
    Analog Integrated Circuits and Signal Processing, 2007, 52 : 15 - 23
  • [50] WHATS AVAILABLE FOR HIGH-SPEED DATA TRANSMISSION
    WALZ, L
    CONTROL ENGINEERING, 1968, 15 (10) : 94 - &