Design and FPGA implementation of digit-serial modified booth multipliers

被引:2
作者
Satyanarayana, JH
Nowrouzian, B
机构
[1] Dept. of Elec. and Comp. Engineering, University of Calgary, Calgary, Alta. T2N 1N4
关键词
D O I
10.1142/S0218126696000339
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a comprehensive approach to the ASIC design of general digit-size digit-serial modified Booth multipliers, together with corresponding hardware implementations employing the Actel 1.2 mu FPGA technology. The proposed design is based on a decomposition of the N-bit multiplier and the M-bit multiplicand each into a unique set of D radix-2(D) components. The decomposed multiplicand components are then combined with the modified Booth encoded multiplier components to form the desired product. Analytical expressions are derived for the total number of gate-equivalents in the corresponding FPGA implementations in terms of D and N. Similarly, by using a critical path analysis, analytical expressions are derived for the maximum possible bit-clock rate in terms of D. These results are then combined to arrive at the efficiency of the implementation quantified by the throughput per unit area as a function of the digit-size D (with the wordlength L being taken as a parameter). It is shown that for wordlengths in the range 16 less than or equal to L less than or equal to 22, the digit-size falls somewhere in the range 3 less than or equal to D less than or equal to 8 for optimal throughput per unit area, where L = min{M, N}. Viewlogic simulation results are presented to verify the proposed digit-serial modified Booth multipliers.
引用
收藏
页码:485 / 501
页数:17
相关论文
共 50 条
  • [21] VLSI IMPLEMENTATION OF DIGIT-SERIAL ARITHMETIC MODULES
    BISDOUNIS, L
    METAFAS, DE
    MARAS, AM
    MAVRIDIS, C
    [J]. MICROPROCESSING AND MICROPROGRAMMING, 1993, 39 (2-5): : 251 - 254
  • [22] Efficient digit-serial modular multiplication algorithm on FPGA
    Pan, Jeng-Shyang
    Song, Pengfei
    Yang, Chun-Sheng
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (05) : 662 - 668
  • [23] Digit-serial DSP library for optimized FPGA configuration
    Lee, HH
    Sobelman, GE
    [J]. IEEE SYMPOSIUM ON FPGAS FOR CUSTOM COMPUTING MACHINES, PROCEEDINGS, 1998, : 322 - 323
  • [24] Digit-serial design of a wave digital filter
    Hu, Ming
    Vainio, Olli
    Renfors, Markku
    [J]. Conference Record - IEEE Instrumentation and Measurement Technology Conference, 1999, 1 : 542 - 545
  • [25] A method for increasing the throughput of fixed coefficient digit-serial/parallel multipliers
    Karlsson, M
    Vesterbacka, M
    Kulesza, W
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 425 - 428
  • [26] Performance evaluation and optimal design for FPGA-based digit-serial DSP functions
    Lee, HH
    Sobelman, GE
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2003, 29 (02) : 357 - 377
  • [27] Low-Energy Digit-Serial/Parallel Finite Field Multipliers
    Leilei Song
    Keshab K. Parhi
    [J]. Journal of VLSI signal processing systems for signal, image and video technology, 1998, 19 : 149 - 166
  • [28] Low-energy digit-serial/parallel finite field multipliers
    Song, LL
    Parhi, KK
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1998, 19 (02): : 149 - 166
  • [29] Digit-serial design of a wave digital filter
    Hu, M
    Vainio, O
    Renfors, M
    [J]. IMTC/99: PROCEEDINGS OF THE 16TH IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, VOLS. 1-3, 1999, : 542 - 545
  • [30] Digit-serial implementation of LDI/LDD allpass filters
    Landernäs, K
    Holmberg, J
    Harnefors, L
    Vesterbacka, M
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, PROCEEDINGS, 2002, : 684 - 687